Received: by 10.192.165.148 with SMTP id m20csp15850imm; Fri, 20 Apr 2018 02:07:27 -0700 (PDT) X-Google-Smtp-Source: AIpwx4/EXNh5W5rcU9U5cO+WS+vkqWVmEoYNkabZIoUZscD3Zxd46SRigKjEW7ihauoLrYRC4iJ/ X-Received: by 10.167.128.140 with SMTP id v12mr8912388pff.177.1524215247832; Fri, 20 Apr 2018 02:07:27 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1524215247; cv=none; d=google.com; s=arc-20160816; b=PmE995VlsuTQKL88EMkpL8G5KOQ5HCKubr1pQimGzTuap6B6P7EqQwIpeJX8oc0XEq zpIMTpeMxb0edeGXuLdRkop+NAEJ6yx+FkemLUtLfd4ysk8/g+49Bl8YU/OJhQNad/44 3B1xAoX8ecPBqD76lO9Uk89pTy5M3foQsYKBPAytMvCnXpXECsrughWP3SniLSp41S09 VpX0U7kio4vvSSI9xDz3A+XUz4nmpPvB6tarpAjOK2XMOACf7BJAjzuPT6vhAajCfr63 35IP3JaKG0qDcyS41g5+VeyCBzFXz1HU14e+1tTorFjvw6E4eEyVVPWIiXRkIvLV6BLH yHGw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=dAwdYeIHtb3VApQOyvxjZEaaU3e8F2p5fIai9D6m7L4=; b=NW6h3Grmkxvop3vD4J5rV0tSNTNhbMHF0BpMWAwQU37NsePHsdxzXfROeNN5sWQQAs 1Nj4zkbd3KZY9J9QYaQJaKiliF2lbX4FZYpxlaIwScLoiXlM9E9eUTb5wdfJHWPGPz40 bYPdOgV33BqxOpqdezqNAU7sUeE+/3H51TVYzV0D2HHCLfpI6ST4Zw0kI7OJFAgcaFw0 rAfYqGpvMhYntoDzQmB3GCkZZnRcoo25rpFsH04I+r16tpavBfkOcFLSaNayWkXoby9f Zdqc6frbfbd541j9zA3Uc7A92+wjVbX4aUw1w7V1Z5e6UVDdgjjZWEIv8Zqz8AfJPWVh GzaA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id k19si4829940pff.41.2018.04.20.02.07.13; Fri, 20 Apr 2018 02:07:27 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1754399AbeDTJFt (ORCPT + 99 others); Fri, 20 Apr 2018 05:05:49 -0400 Received: from mx08-00178001.pphosted.com ([91.207.212.93]:42725 "EHLO mx07-00178001.pphosted.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1754346AbeDTJFo (ORCPT ); Fri, 20 Apr 2018 05:05:44 -0400 Received: from pps.filterd (m0046661.ppops.net [127.0.0.1]) by mx08-.pphosted.com (8.16.0.21/8.16.0.21) with SMTP id w3K94nxf027412; Fri, 20 Apr 2018 11:05:26 +0200 Received: from beta.dmz-eu.st.com (beta.dmz-eu.st.com [164.129.1.35]) by mx08-00178001.pphosted.com with ESMTP id 2hdrymf23g-1 (version=TLSv1 cipher=ECDHE-RSA-AES256-SHA bits=256 verify=NOT); Fri, 20 Apr 2018 11:05:26 +0200 Received: from zeta.dmz-eu.st.com (zeta.dmz-eu.st.com [164.129.230.9]) by beta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 14B1E34; Fri, 20 Apr 2018 09:05:26 +0000 (GMT) Received: from Webmail-eu.st.com (gpxdag5node5.st.com [10.75.127.78]) by zeta.dmz-eu.st.com (STMicroelectronics) with ESMTP id CA4E423E0; Fri, 20 Apr 2018 09:05:25 +0000 (GMT) Received: from localhost (10.75.127.117) by GPXDAG5NODE5.st.com (10.75.127.78) with Microsoft SMTP Server (TLS) id 15.0.1347.2; Fri, 20 Apr 2018 11:05:25 +0200 From: Pierre-Yves MORDRET To: Maxime Coquelin , Alexandre Torgue , Rob Herring , Mark Rutland , , , CC: Pierre-Yves MORDRET Subject: [PATCH v1 1/2] ARM: dts: stm32: Add I2C support for STM32H743 SoC Date: Fri, 20 Apr 2018 11:05:21 +0200 Message-ID: <1524215122-14046-2-git-send-email-pierre-yves.mordret@st.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1524215122-14046-1-git-send-email-pierre-yves.mordret@st.com> References: <1524215122-14046-1-git-send-email-pierre-yves.mordret@st.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.75.127.117] X-ClientProxiedBy: GPXDAG4NODE5.st.com (10.75.127.75) To GPXDAG5NODE5.st.com (10.75.127.78) X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:,, definitions=2018-04-20_03:,, signatures=0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add I2C support for STM32H743 SoC Signed-off-by: Pierre-Yves MORDRET --- Version history: v1: * Initial --- --- arch/arm/boot/dts/stm32h743-pinctrl.dtsi | 10 +++++++ arch/arm/boot/dts/stm32h743.dtsi | 48 ++++++++++++++++++++++++++++++++ 2 files changed, 58 insertions(+) diff --git a/arch/arm/boot/dts/stm32h743-pinctrl.dtsi b/arch/arm/boot/dts/stm32h743-pinctrl.dtsi index 0f15dfb..24be8e6 100644 --- a/arch/arm/boot/dts/stm32h743-pinctrl.dtsi +++ b/arch/arm/boot/dts/stm32h743-pinctrl.dtsi @@ -163,6 +163,16 @@ #interrupt-cells = <2>; }; + i2c1_pins_a: i2c1@0 { + pins { + pinmux = , /* I2C1_SCL */ + ; /* I2C1_SDA */ + bias-disable; + drive-open-drain; + slew-rate = <0>; + }; + }; + usart1_pins: usart1@0 { pins1 { pinmux = ; /* USART1_TX */ diff --git a/arch/arm/boot/dts/stm32h743.dtsi b/arch/arm/boot/dts/stm32h743.dtsi index 2bb103e..7b64af0 100644 --- a/arch/arm/boot/dts/stm32h743.dtsi +++ b/arch/arm/boot/dts/stm32h743.dtsi @@ -130,6 +130,42 @@ clocks = <&rcc USART2_CK>; }; + i2c1: i2c@40005400 { + compatible = "st,stm32f7-i2c"; + #address-cells = <1>; + #size-cells = <0>; + reg = <0x40005400 0x400>; + interrupts = <31>, + <32>; + resets = <&rcc STM32H7_APB1L_RESET(I2C1)>; + clocks = <&rcc I2C1_CK>; + status = "disabled"; + }; + + i2c2: i2c@40005800 { + compatible = "st,stm32f7-i2c"; + #address-cells = <1>; + #size-cells = <0>; + reg = <0x40005800 0x400>; + interrupts = <33>, + <34>; + resets = <&rcc STM32H7_APB1L_RESET(I2C2)>; + clocks = <&rcc I2C2_CK>; + status = "disabled"; + }; + + i2c3: i2c@40005C00 { + compatible = "st,stm32f7-i2c"; + #address-cells = <1>; + #size-cells = <0>; + reg = <0x40005C00 0x400>; + interrupts = <72>, + <73>; + resets = <&rcc STM32H7_APB1L_RESET(I2C3)>; + clocks = <&rcc I2C3_CK>; + status = "disabled"; + }; + dac: dac@40007400 { compatible = "st,stm32h7-dac-core"; reg = <0x40007400 0x400>; @@ -323,6 +359,18 @@ status = "disabled"; }; + i2c4: i2c@58001C00 { + compatible = "st,stm32f7-i2c"; + #address-cells = <1>; + #size-cells = <0>; + reg = <0x58001C00 0x400>; + interrupts = <95>, + <96>; + resets = <&rcc STM32H7_APB4_RESET(I2C4)>; + clocks = <&rcc I2C4_CK>; + status = "disabled"; + }; + lptimer2: timer@58002400 { #address-cells = <1>; #size-cells = <0>; -- 2.7.4