Received: by 10.192.165.148 with SMTP id m20csp711670imm; Fri, 20 Apr 2018 14:15:36 -0700 (PDT) X-Google-Smtp-Source: AIpwx480TISjWHrX+ZeDeVHHIEm/PabGW4kLACP+VK4goOZUaGL8LCa5n7s42BsPp1iqatp7xHjW X-Received: by 2002:a17:902:584:: with SMTP id f4-v6mr11461560plf.290.1524258936373; Fri, 20 Apr 2018 14:15:36 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1524258936; cv=none; d=google.com; s=arc-20160816; b=atVSxvcdko3i9kVqRvXP1Vd93k7yv+IEP4HvENtSVWirvMufmDC70xKAiTkYvn5uuP U0tyszG+YTSP0SOcxw0ag2TT8s4kQQwcfWh1eOC5ji4nlbMhqsNdOtzkJ4a88tVL6vxx R9CTuqv3g6gO1f3IZ2fqC9gX2Fpt28A4lqCBtYN0pMmLBy85cUcumd+nJif4zrsH6oez P6rdjIbhjUqUxi7QEPNhRT87Yg7SxqQLhlXRbcJPPjli3cDlV4ie8ORKYz1uJKBZ54Wr uyoQJ4C0cXs6Xu/hAG3fd7SNOzH2Rg5tBxd8731DILP2uH4INz2sUDFFP/8QL6OzN1UC b4Ag== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :arc-authentication-results; bh=yxZnG32B+vaMG4KUQQnsGv4j0EzYlyJcDQ6LDANvn9k=; b=so0APsG1gnN6wyIpcPxovbxyOIu6eKR2UwInGQYGqsz6wL6q3Q5NhgONtr8+Gl09oy GFQgSYOmCuTyX5yuRewfocCT8rW/RD0EqzIbzsAxNvx3fxxgf+lDDOQ3ybXZolDgv//+ UlM98ixfpxWbOOegrj+k2Tb9hKHmDDZAQZ8FhmO6Og8YnYX7CVbSZjwMHVkbooE32GEz TuVrqG7XOQc1hGB/5aTGlLBmN5Sxm+IjY5BgnwDgPESwyQlWyHZSNNeG3sdH4xRmxUTv AMsTOM0NMV0dc73drqVOccEKyuDoiXLKVGjgyE4FGMhltYYtGbZ4LlXLR1vRoiah2VRa 7Cxw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id h22si243666pgv.140.2018.04.20.14.14.58; Fri, 20 Apr 2018 14:15:36 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1753032AbeDTVLd (ORCPT + 99 others); Fri, 20 Apr 2018 17:11:33 -0400 Received: from mail.bootlin.com ([62.4.15.54]:51406 "EHLO mail.bootlin.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751695AbeDTVLa (ORCPT ); Fri, 20 Apr 2018 17:11:30 -0400 Received: by mail.bootlin.com (Postfix, from userid 110) id 0BD60207B7; Fri, 20 Apr 2018 23:11:28 +0200 (CEST) X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on mail.bootlin.com X-Spam-Level: X-Spam-Status: No, score=-1.0 required=5.0 tests=ALL_TRUSTED,SHORTCIRCUIT, URIBL_BLOCKED shortcircuit=ham autolearn=disabled version=3.4.0 Received: from dell-desktop.home (176-137-37-244.abo.bbox.fr [176.137.37.244]) by mail.bootlin.com (Postfix) with ESMTPSA id B34CE20713; Fri, 20 Apr 2018 23:11:23 +0200 (CEST) From: =?UTF-8?q?Myl=C3=A8ne=20Josserand?= To: linux@armlinux.org.uk, maxime.ripard@bootlin.com, wens@csie.org, marc.zyngier@arm.com, mark.rutland@arm.com, robh+dt@kernel.org, horms@verge.net.au, geert@linux-m68k.org, magnus.damm@gmail.com Cc: linux-renesas-soc@vger.kernel.org, devicetree@vger.kernel.org, clabbe.montjoie@gmail.com, quentin.schulz@bootlin.com, thomas.petazzoni@bootlin.com, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, mylene.josserand@bootlin.com Subject: [PATCH v7 04/11] ARM: dts: sun8i: a83t: Add CCI-400 node Date: Fri, 20 Apr 2018 23:10:15 +0200 Message-Id: <20180420211022.11759-5-mylene.josserand@bootlin.com> X-Mailer: git-send-email 2.11.0 In-Reply-To: <20180420211022.11759-1-mylene.josserand@bootlin.com> References: <20180420211022.11759-1-mylene.josserand@bootlin.com> MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add CCI-400 node and control-port on CPUs needed by SMP bringup. Signed-off-by: Mylène Josserand Reviewed-by: Chen-Yu Tsai --- arch/arm/boot/dts/sun8i-a83t.dtsi | 41 +++++++++++++++++++++++++++++++++++++++ 1 file changed, 41 insertions(+) diff --git a/arch/arm/boot/dts/sun8i-a83t.dtsi b/arch/arm/boot/dts/sun8i-a83t.dtsi index 7974eaba57a7..42539267e329 100644 --- a/arch/arm/boot/dts/sun8i-a83t.dtsi +++ b/arch/arm/boot/dts/sun8i-a83t.dtsi @@ -66,6 +66,7 @@ compatible = "arm,cortex-a7"; device_type = "cpu"; operating-points-v2 = <&cpu0_opp_table>; + cci-control-port = <&cci_control0>; reg = <0>; }; @@ -73,6 +74,7 @@ compatible = "arm,cortex-a7"; device_type = "cpu"; operating-points-v2 = <&cpu0_opp_table>; + cci-control-port = <&cci_control0>; reg = <1>; }; @@ -80,6 +82,7 @@ compatible = "arm,cortex-a7"; device_type = "cpu"; operating-points-v2 = <&cpu0_opp_table>; + cci-control-port = <&cci_control0>; reg = <2>; }; @@ -87,6 +90,7 @@ compatible = "arm,cortex-a7"; device_type = "cpu"; operating-points-v2 = <&cpu0_opp_table>; + cci-control-port = <&cci_control0>; reg = <3>; }; @@ -96,6 +100,7 @@ compatible = "arm,cortex-a7"; device_type = "cpu"; operating-points-v2 = <&cpu1_opp_table>; + cci-control-port = <&cci_control1>; reg = <0x100>; }; @@ -103,6 +108,7 @@ compatible = "arm,cortex-a7"; device_type = "cpu"; operating-points-v2 = <&cpu1_opp_table>; + cci-control-port = <&cci_control1>; reg = <0x101>; }; @@ -110,6 +116,7 @@ compatible = "arm,cortex-a7"; device_type = "cpu"; operating-points-v2 = <&cpu1_opp_table>; + cci-control-port = <&cci_control1>; reg = <0x102>; }; @@ -117,6 +124,7 @@ compatible = "arm,cortex-a7"; device_type = "cpu"; operating-points-v2 = <&cpu1_opp_table>; + cci-control-port = <&cci_control1>; reg = <0x103>; }; }; @@ -354,6 +362,39 @@ reg = <0x01700000 0x400>; }; + cci@1790000 { + compatible = "arm,cci-400"; + #address-cells = <1>; + #size-cells = <1>; + reg = <0x01790000 0x10000>; + ranges = <0x0 0x01790000 0x10000>; + + cci_control0: slave-if@4000 { + compatible = "arm,cci-400-ctrl-if"; + interface-type = "ace"; + reg = <0x4000 0x1000>; + }; + + cci_control1: slave-if@5000 { + compatible = "arm,cci-400-ctrl-if"; + interface-type = "ace"; + reg = <0x5000 0x1000>; + }; + + pmu@9000 { + compatible = "arm,cci-400-pmu,r1"; + reg = <0x9000 0x5000>; + interrupts = , + , + , + , + , + , + , + ; + }; + }; + syscon: syscon@1c00000 { compatible = "allwinner,sun8i-a83t-system-controller", "syscon"; -- 2.11.0