Received: by 10.192.165.148 with SMTP id m20csp3223503imm; Mon, 23 Apr 2018 02:51:07 -0700 (PDT) X-Google-Smtp-Source: AIpwx48RZMkcgi7qL8QarKZoGHxhcDLepFdZYqCXaZKNy0xsuz+R1jN+vvkCMTvEV4XA774EqCMu X-Received: by 2002:a17:902:71c2:: with SMTP id t2-v6mr9648926plm.243.1524477067512; Mon, 23 Apr 2018 02:51:07 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1524477067; cv=none; d=google.com; s=arc-20160816; b=MB0xN+DraiDmnSfH450L5QKTloDDDnkzNtdlbJRmjGtqrGSdpaeYB+CCw1Tb2hEbrK rf0r3JuBZb4uvl5fDkHmYR7vQLVY+7QYGHhMdNI6u+50GwVKu60C75TuOVzu1NPAqAA0 3K2vvkvBlc61OUsTuu0bEvXEh6WhkRsWdEKsb+ZdIpt9+F5bOU3EX8Y0Iiw+gcmwNIco 3W8Dne+kW6TGbcos5kVvh2VeBfQ4LG3pJZr/1MOlX/8MVOisHiMT6758LOYVJk8H9FM1 IV6niLmKzTPBBN14SpJrzAuxga8p60G5Hxb0lfHrzEcU9RWJwCXRMftES/CsTPYRVNBH KvPg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=Q2L4i1DFZAfJB62jlSTVDeffugzsYlLiIyl77lyUa/U=; b=qbiRtfR6ctaYlprzmiOAMOhtKPQ3rOO0mcyWuZRq6Gu5sY/TJg7hHyRj3TyzNGeH23 f7N6jVHe96w9dSyTUfKzXL3rzS/W+adoEa/rm1eDORimhKVu+toSYbil+zZHIAj6sXif 5QaBT22a0r6gjcF4K9sZHGVTXM0rv9PfI20SCcNAezEnGpU7IbLFRmiRtBlDdM7t0lvs EYi4gTjtKqcmcIo2o3pkDyl5ofI+uV5iv5Kf5Kg3jEpjcf3cBd3KsmEZMe8lcODG+Xtg 3pwj3jKv32i6MIZTmPf4Vy/ohVySnJ9UJFnCmZeEnG9vTLgKOzmfuAayg0i4HjSAWsoc q+mA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id y34-v6si10957877plb.248.2018.04.23.02.50.53; Mon, 23 Apr 2018 02:51:07 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1754674AbeDWJtn (ORCPT + 99 others); Mon, 23 Apr 2018 05:49:43 -0400 Received: from mx07-00178001.pphosted.com ([62.209.51.94]:28559 "EHLO mx07-00178001.pphosted.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1754463AbeDWJte (ORCPT ); Mon, 23 Apr 2018 05:49:34 -0400 Received: from pps.filterd (m0046668.ppops.net [127.0.0.1]) by mx07-.pphosted.com (8.16.0.21/8.16.0.21) with SMTP id w3N9hq93023205; Mon, 23 Apr 2018 11:48:35 +0200 Received: from beta.dmz-eu.st.com (beta.dmz-eu.st.com [164.129.1.35]) by mx07-00178001.pphosted.com with ESMTP id 2hftrwj60r-1 (version=TLSv1 cipher=ECDHE-RSA-AES256-SHA bits=256 verify=NOT); Mon, 23 Apr 2018 11:48:35 +0200 Received: from zeta.dmz-eu.st.com (zeta.dmz-eu.st.com [164.129.230.9]) by beta.dmz-eu.st.com (STMicroelectronics) with ESMTP id C262931; Mon, 23 Apr 2018 09:48:34 +0000 (GMT) Received: from Webmail-eu.st.com (sfhdag5node2.st.com [10.75.127.14]) by zeta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 9C33424E4; Mon, 23 Apr 2018 09:48:34 +0000 (GMT) Received: from localhost (10.75.127.50) by SFHDAG5NODE2.st.com (10.75.127.14) with Microsoft SMTP Server (TLS) id 15.0.1347.2; Mon, 23 Apr 2018 11:48:33 +0200 From: Pierre-Yves MORDRET To: Maxime Coquelin , Alexandre Torgue , Rob Herring , Mark Rutland , Russell King , Geert Uytterhoeven , Marek Szyprowski , Kishon Vijay Abraham I , Marc Zyngier , Maxime Ripard , Yangbo Lu , , , CC: Pierre-Yves MORDRET Subject: [PATCH v2 2/5] ARM: dts: stm32: Add STM32F7 I2C support for STM32MP157C SoC Date: Mon, 23 Apr 2018 11:48:28 +0200 Message-ID: <1524476911-19056-3-git-send-email-pierre-yves.mordret@st.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1524476911-19056-1-git-send-email-pierre-yves.mordret@st.com> References: <1524476911-19056-1-git-send-email-pierre-yves.mordret@st.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.75.127.50] X-ClientProxiedBy: SFHDAG3NODE2.st.com (10.75.127.8) To SFHDAG5NODE2.st.com (10.75.127.14) X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:,, definitions=2018-04-23_04:,, signatures=0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch adds all STM32F7 I2C instances for STM32MP157C SoC. Signed-off-by: Pierre-Yves MORDRET --- Version history: v1: * Initial v2: * Disambiguate subject --- --- arch/arm/boot/dts/stm32mp157c.dtsi | 77 ++++++++++++++++++++++++++++++++++++++ 1 file changed, 77 insertions(+) diff --git a/arch/arm/boot/dts/stm32mp157c.dtsi b/arch/arm/boot/dts/stm32mp157c.dtsi index bc3eddc..9e94186 100644 --- a/arch/arm/boot/dts/stm32mp157c.dtsi +++ b/arch/arm/boot/dts/stm32mp157c.dtsi @@ -136,6 +136,57 @@ status = "disabled"; }; + i2c1: i2c@40012000 { + compatible = "st,stm32f7-i2c"; + reg = <0x40012000 0x400>; + interrupt-names = "event", "error"; + interrupts = , + ; + clocks = <&rcc I2C1_K>; + resets = <&rcc I2C1_R>; + #address-cells = <1>; + #size-cells = <0>; + status = "disabled"; + }; + + i2c2: i2c@40013000 { + compatible = "st,stm32f7-i2c"; + reg = <0x40013000 0x400>; + interrupt-names = "event", "error"; + interrupts = , + ; + clocks = <&rcc I2C2_K>; + resets = <&rcc I2C2_R>; + #address-cells = <1>; + #size-cells = <0>; + status = "disabled"; + }; + + i2c3: i2c@40014000 { + compatible = "st,stm32f7-i2c"; + reg = <0x40014000 0x400>; + interrupt-names = "event", "error"; + interrupts = , + ; + clocks = <&rcc I2C3_K>; + resets = <&rcc I2C3_R>; + #address-cells = <1>; + #size-cells = <0>; + }; + + i2c5: i2c@40015000 { + compatible = "st,stm32f7-i2c"; + reg = <0x40015000 0x400>; + interrupt-names = "event", "error"; + interrupts = , + ; + clocks = <&rcc I2C5_K>; + resets = <&rcc I2C5_R>; + #address-cells = <1>; + #size-cells = <0>; + status = "disabled"; + }; + uart7: serial@40018000 { compatible = "st,stm32h7-uart"; reg = <0x40018000 0x400>; @@ -174,5 +225,31 @@ clocks = <&rcc USART1_K>; status = "disabled"; }; + + i2c4: i2c@5c002000 { + compatible = "st,stm32f7-i2c"; + reg = <0x5c002000 0x400>; + interrupt-names = "event", "error"; + interrupts = , + ; + clocks = <&rcc I2C4_K>; + resets = <&rcc I2C4_R>; + #address-cells = <1>; + #size-cells = <0>; + status = "disabled"; + }; + + i2c6: i2c@5c009000 { + compatible = "st,stm32f7-i2c"; + reg = <0x5c009000 0x400>; + interrupt-names = "event", "error"; + interrupts = , + ; + clocks = <&rcc I2C6_K>; + resets = <&rcc I2C6_R>; + #address-cells = <1>; + #size-cells = <0>; + status = "disabled"; + }; }; }; -- 2.7.4