Received: by 10.192.165.148 with SMTP id m20csp3579876imm; Mon, 23 Apr 2018 08:51:50 -0700 (PDT) X-Google-Smtp-Source: AIpwx4/pbEiXTvVpleZkM7ChfOEb/8c19JY4k+bgKhJot8Z2TeQfZxTNd89AP5NU9O5mVxF4Ocsr X-Received: by 2002:a17:902:8ec4:: with SMTP id x4-v6mr21460145plo.391.1524498710690; Mon, 23 Apr 2018 08:51:50 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1524498710; cv=none; d=google.com; s=arc-20160816; b=ZrO/vJ1lJPIKhNsXo5vQJUvM/NUGwH+pbFQOpwUj15S78xrwkLo8YsOIJBD2knoFr+ hr9Q/R32eJO0P1JrE+MOeXhwm3gk9YzPUavgaImjD5m1/WJR+utXp4LmCgqSIC8AlucX 4trIOlSoPlU1y5KenmiBcsKxjtUlYuyA0eUlcKh+GiFeN+lnutCsgGNB8tBrgq5569dZ PQPBllL6HsgGFrubDWA7FfTENRor959y+wxNdgEi4JHY0PV5Cj1ymdkgLZ4Q/WKEpOh4 dG97LyxqO22rf/stzJy7VGRXIUBnb2GL8wn0pbEbza3OOVS+ytORp4dm3iHRmaA2GyED BPrQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature:arc-authentication-results; bh=JnFN1zhiRIMRvYr6aycd3dKQhrkRKwR9b+Mpjbgr6sU=; b=dPbURO7kxdaqFUq3X81GLjTfhcNACo3+Ypv7JwfU+c5hMNmVgetERP1VxCrczKsOXt sNnG/M2blRhmgUkLPmP8kml8rneL6OU3buLk3QUwHAIjPQCsYnG2qpNBmWxGLKUaED+/ CHO/PdUVytALVoO8WegPE8zuntf/pSmCoHW7zvkt4gFJzZ70nHfFpkWBVst66HFZUINA kJDz75WE7eOl+GJQVmjVR5/1Uf4WHYpvHbQ+rOMsaEhnTBY2kTngPEKk7/7PQ5IsMGIk Tkc+sgQ0jw6pUY/DOkl3fb8XphYaUQr0yRJEaghPMLPn2YxURaiGXuLfJRWa7N4Ih356 5lNA== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail (test mode) header.i=@8bytes.org header.s=mail-1 header.b=mhiouAqv; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=8bytes.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id u21si11405491pfl.143.2018.04.23.08.51.36; Mon, 23 Apr 2018 08:51:50 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=fail (test mode) header.i=@8bytes.org header.s=mail-1 header.b=mhiouAqv; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=8bytes.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1756015AbeDWPtN (ORCPT + 99 others); Mon, 23 Apr 2018 11:49:13 -0400 Received: from 8bytes.org ([81.169.241.247]:33246 "EHLO theia.8bytes.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1755728AbeDWPsF (ORCPT ); Mon, 23 Apr 2018 11:48:05 -0400 Received: by theia.8bytes.org (Postfix, from userid 1000) id EAB1EAE1; Mon, 23 Apr 2018 17:47:48 +0200 (CEST) DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=8bytes.org; s=mail-1; t=1524498469; bh=9ldLxBRNmhaBEpp1v6lG1A3l5VHThL7Fpesv6DIBiQU=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=mhiouAqvKyk2xUVNAqIVP5Y1CDTf4jI5o30fpEvCjctHnq8uZnkZxkjlnVpYZ1C9P LYl/RqhpgbOsaQ+RxB/Euh114OwtU5hON+4CbnxL5jBoYr7krz/7FDoyWuD20x5avh QVqMyXZRB/TqhxrZe/Pld7GKJrdyaX2C2tZa1ZHNbqdIAZTkWNqMoOQno3jq4ghPHB QlMP4Es7QcL5h8AjSZGLmMqImF+/5gk0Px+21hzv9JwGPrM3p1kvHDRPi/P3g6cfxX RFORqPpdL50JPl/lNS2ZFXojTkd+lcxD4lbhE8oF8eHsMBIf4k9Yc1jOuWReqmk7C3 HQc3YQ1FLGjNA== From: Joerg Roedel To: Thomas Gleixner , Ingo Molnar , "H . Peter Anvin" Cc: x86@kernel.org, linux-kernel@vger.kernel.org, linux-mm@kvack.org, Linus Torvalds , Andy Lutomirski , Dave Hansen , Josh Poimboeuf , Juergen Gross , Peter Zijlstra , Borislav Petkov , Jiri Kosina , Boris Ostrovsky , Brian Gerst , David Laight , Denys Vlasenko , Eduardo Valentin , Greg KH , Will Deacon , aliguori@amazon.com, daniel.gruss@iaik.tugraz.at, hughd@google.com, keescook@google.com, Andrea Arcangeli , Waiman Long , Pavel Machek , "David H . Gutteridge" , jroedel@suse.de, joro@8bytes.org Subject: [PATCH 34/37] x86/ldt: Enable LDT user-mapping for PAE Date: Mon, 23 Apr 2018 17:47:37 +0200 Message-Id: <1524498460-25530-35-git-send-email-joro@8bytes.org> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1524498460-25530-1-git-send-email-joro@8bytes.org> References: <1524498460-25530-1-git-send-email-joro@8bytes.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Joerg Roedel This adds the needed special case for PAE to get the LDT mapped into the user page-table when PTI is enabled. The big difference to the other paging modes is that we don't have a full top-level PGD entry available for the LDT, but only PMD entry. Signed-off-by: Joerg Roedel --- arch/x86/include/asm/mmu_context.h | 5 ---- arch/x86/kernel/ldt.c | 53 ++++++++++++++++++++++++++++++++++++++ 2 files changed, 53 insertions(+), 5 deletions(-) diff --git a/arch/x86/include/asm/mmu_context.h b/arch/x86/include/asm/mmu_context.h index 57e3785..28b2376 100644 --- a/arch/x86/include/asm/mmu_context.h +++ b/arch/x86/include/asm/mmu_context.h @@ -71,12 +71,7 @@ struct ldt_struct { static inline void *ldt_slot_va(int slot) { -#ifdef CONFIG_X86_64 return (void *)(LDT_BASE_ADDR + LDT_SLOT_STRIDE * slot); -#else - BUG(); - return (void *)fix_to_virt(FIX_HOLE); -#endif } /* diff --git a/arch/x86/kernel/ldt.c b/arch/x86/kernel/ldt.c index 69af9a0..733e6ac 100644 --- a/arch/x86/kernel/ldt.c +++ b/arch/x86/kernel/ldt.c @@ -126,6 +126,57 @@ static void do_sanity_check(struct mm_struct *mm, } } +#ifdef CONFIG_X86_PAE + +static pmd_t *pgd_to_pmd_walk(pgd_t *pgd, unsigned long va) +{ + p4d_t *p4d; + pud_t *pud; + + if (pgd->pgd == 0) + return NULL; + + p4d = p4d_offset(pgd, va); + if (p4d_none(*p4d)) + return NULL; + + pud = pud_offset(p4d, va); + if (pud_none(*pud)) + return NULL; + + return pmd_offset(pud, va); +} + +static void map_ldt_struct_to_user(struct mm_struct *mm) +{ + pgd_t *k_pgd = pgd_offset(mm, LDT_BASE_ADDR); + pgd_t *u_pgd = kernel_to_user_pgdp(k_pgd); + pmd_t *k_pmd, *u_pmd; + + k_pmd = pgd_to_pmd_walk(k_pgd, LDT_BASE_ADDR); + u_pmd = pgd_to_pmd_walk(u_pgd, LDT_BASE_ADDR); + + if (static_cpu_has(X86_FEATURE_PTI) && !mm->context.ldt) + set_pmd(u_pmd, *k_pmd); +} + +static void sanity_check_ldt_mapping(struct mm_struct *mm) +{ + pgd_t *k_pgd = pgd_offset(mm, LDT_BASE_ADDR); + pgd_t *u_pgd = kernel_to_user_pgdp(k_pgd); + bool had_kernel, had_user; + pmd_t *k_pmd, *u_pmd; + + k_pmd = pgd_to_pmd_walk(k_pgd, LDT_BASE_ADDR); + u_pmd = pgd_to_pmd_walk(u_pgd, LDT_BASE_ADDR); + had_kernel = (k_pmd->pmd != 0); + had_user = (u_pmd->pmd != 0); + + do_sanity_check(mm, had_kernel, had_user); +} + +#else /* !CONFIG_X86_PAE */ + static void map_ldt_struct_to_user(struct mm_struct *mm) { pgd_t *pgd = pgd_offset(mm, LDT_BASE_ADDR); @@ -143,6 +194,8 @@ static void sanity_check_ldt_mapping(struct mm_struct *mm) do_sanity_check(mm, had_kernel, had_user); } +#endif /* CONFIG_X86_PAE */ + /* * If PTI is enabled, this maps the LDT into the kernelmode and * usermode tables for the given mm. -- 2.7.4