Received: by 10.192.165.148 with SMTP id m20csp3971257imm; Mon, 23 Apr 2018 16:13:16 -0700 (PDT) X-Google-Smtp-Source: AIpwx4/zZhhcizmJ9OobgWYSb14vcrpesHoehjwSmdsZGKziLR1P7nxS/Z3reR9p/bF41T6+zB7g X-Received: by 10.99.143.22 with SMTP id n22mr17762566pgd.394.1524525196195; Mon, 23 Apr 2018 16:13:16 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1524525196; cv=none; d=google.com; s=arc-20160816; b=DUeipZm02luJ6rmcUpGbKIROk26iZMMfc6lFyWYxJSWpB4WyhbNcNSNx0Wdtq3V+9W H+Hq5JavzH9P8UnAIBzdi5Kh7kldVaPTtdp8O/YEo9Z5A4GUl2H3/9uMuBziHrVVw2mA gkBRKgqBfKm5gM716MmDWOEQkrvBWYEhl2qAnzaZTDrwBamYVN3zsiKRg7aRAq9SjKY7 kLbI8/hdrwlQtFfomp6bjqxE+yKB46NXO1lb7iPZJ2cwNZl6QbjBfLIdzBK7eD231NTh Z9NcNyUFpzw9/o7zT/r8IRj2RsexZvBbvj6aNnrAPnjTSQakUa+0PtMKAX2AzUiGC2MJ pJ/Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=6X6BNQnHt6ITQZoFMKg2uf4nHLih9Y5+mXbnPN+vpfU=; b=vSp5aniuSMwgBi0QJP6MXNweRU4G6WQ7dnAcD64LiWsTrK14XB1sphVNbr7FI7Qudj hgB+Iokc5Ef85GbyE0hoWLms6zRre2KvuWt/AgeNJ6HCxLJvpKUXUKWYvlceoIePAIWW sefDcFTQztQG+28uPZy6jw+sgAMvjz1T7rzVOm6jzH2I9HIUEArT2t8thCmTjV5QrRK9 K2rRwWUF39V1qgn7Rogetl0DAUL9siC6q7EIbEJyQfgbNE4xOUs3aGvBublaB2W4kbXl XgrfCx810HuwTn6shYxA7L8bRfKSiW0qm/Uu0Wowlyh10o6+CMnMdaDwVRS97wj5htAc Z0hA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=l+NVCv0L; dkim=pass header.i=@codeaurora.org header.s=default header.b=l+NVCv0L; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 92-v6si12453535pli.354.2018.04.23.16.12.48; Mon, 23 Apr 2018 16:13:16 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=l+NVCv0L; dkim=pass header.i=@codeaurora.org header.s=default header.b=l+NVCv0L; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S932645AbeDWXLJ (ORCPT + 99 others); Mon, 23 Apr 2018 19:11:09 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:44358 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S932601AbeDWXLC (ORCPT ); Mon, 23 Apr 2018 19:11:02 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id C45B060C64; Mon, 23 Apr 2018 23:11:01 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1524525061; bh=gayl6C+0/mWoYzFAVSQ6zl6G9Js3YvbOPNj8m5/fI/s=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=l+NVCv0LUY8sJpaSJPPinlDdZVzUwXlwsTSgBfFOVlPj42WK1IFCSftxmVpGj9I1v ZBH5+3dYzr6ZdBqDDxTowmXnLkMT27Ckd7F9n/UB6oEUReOblsHb2YeBNeMH9bnVC+ 2hssA5tchXwMZCYO2CFYlxhO2big9GjDQ2kUWyHU= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from rishabhb-linux.qualcomm.com (i-global254.qualcomm.com [199.106.103.254]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: rishabhb@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id DD6866072E; Mon, 23 Apr 2018 23:11:00 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1524525061; bh=gayl6C+0/mWoYzFAVSQ6zl6G9Js3YvbOPNj8m5/fI/s=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=l+NVCv0LUY8sJpaSJPPinlDdZVzUwXlwsTSgBfFOVlPj42WK1IFCSftxmVpGj9I1v ZBH5+3dYzr6ZdBqDDxTowmXnLkMT27Ckd7F9n/UB6oEUReOblsHb2YeBNeMH9bnVC+ 2hssA5tchXwMZCYO2CFYlxhO2big9GjDQ2kUWyHU= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org DD6866072E Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=rishabhb@codeaurora.org From: Rishabh Bhatnagar To: linux-arm-kernel@lists.infradead.org, linux-arm-msm@vger.kernel.org, devicetree@vger.kernel.org Cc: linux-arm@lists.infradead.org, linux-kernel@vger.kernel.org, tsoni@codeaurora.org, kyan@codeaurora.org, ckadabi@codeaurora.org, evgreen@chromium.org, robh@kernel.org, Rishabh Bhatnagar Subject: [PATCH v5 1/2] dt-bindings: Documentation for qcom, llcc Date: Mon, 23 Apr 2018 16:09:31 -0700 Message-Id: <1524524972-12014-2-git-send-email-rishabhb@codeaurora.org> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1524524972-12014-1-git-send-email-rishabhb@codeaurora.org> References: <1524524972-12014-1-git-send-email-rishabhb@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Documentation for last level cache controller device tree bindings, client bindings usage examples. Signed-off-by: Channagoud Kadabi Signed-off-by: Rishabh Bhatnagar --- .../devicetree/bindings/arm/msm/qcom,llcc.txt | 60 ++++++++++++++++++++++ 1 file changed, 60 insertions(+) create mode 100644 Documentation/devicetree/bindings/arm/msm/qcom,llcc.txt diff --git a/Documentation/devicetree/bindings/arm/msm/qcom,llcc.txt b/Documentation/devicetree/bindings/arm/msm/qcom,llcc.txt new file mode 100644 index 0000000..c30d433 --- /dev/null +++ b/Documentation/devicetree/bindings/arm/msm/qcom,llcc.txt @@ -0,0 +1,60 @@ +== Introduction== + +LLCC (Last Level Cache Controller) provides last level of cache memory in SOC, +that can be shared by multiple clients. Clients here are different cores in the +SOC, the idea is to minimize the local caches at the clients and migrate to +common pool of memory. Cache memory is divided into partitions called slices +which are assigned to clients. Clients can query the slice details, activate +and deactivate them. + +Properties: +- compatible: + Usage: required + Value type: + Definition: must be "qcom,sdm845-llcc" + +- reg: + Usage: required + Value Type: + Definition: Start address and the range of the LLCC registers. + +- #cache-cells: + Usage: required + Value Type: + Definition: Number of cache cells, must be 1 + +- max-slices: + usage: required + Value Type: + Definition: Number of cache slices supported by hardware + +Example: + + llcc: qcom,llcc@1100000 { + compatible = "qcom,sdm845-llcc"; + reg = <0x1100000 0x250000>; + #cache-cells = <1>; + max-slices = <32>; + }; + +== Client == + +Properties: +- cache-slice-names: +Usage: required + Value type: + Definition: A set of names that identify the usecase names of a + client that uses cache slice. These strings are + used to look up the cache slice entries by name. + +- cache-slices: + Usage: required + Value type: + Definition: The tuple has phandle to llcc device as the first + argument and the second argument is the usecase + id of the client. +For Example: + venus { + cache-slice-names = "vidsc0", "vidsc1"; + cache-slices = <&llcc VIDSC0_ID>, <&llcc VIDSC1_ID>; + }; -- The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project