Received: by 10.192.165.148 with SMTP id m20csp667708imm; Wed, 25 Apr 2018 05:59:45 -0700 (PDT) X-Google-Smtp-Source: AB8JxZq6/u67SFyDXtljeK/yE+dXvY7HGvvMyhPfqx/vLcDSLocwz6zAEgU7zmloT4BsmtFoCRfw X-Received: by 10.98.9.145 with SMTP id 17mr6953026pfj.34.1524661185452; Wed, 25 Apr 2018 05:59:45 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1524661185; cv=none; d=google.com; s=arc-20160816; b=pjHmhiJ2Rc21NrwsJiS8GUsazsEmGLJoxQTFP5A5mpwr5RnpbmeKS9eGlvgDhQQ8uB jrhYcETq1ry7X8YgJbsgJ/vbNikE8Lt32Ye7nz4PozrANpUET7Q7Z+Dv4qQTrk8lpVUr yZzMoOfDp9U5BDVw1gH9TuxTJgx2qDFwjn2Vjt0zp2GOeTXDFc+XimNkaI0eVVD+u8Fy Q86m/1pz3mMyUWR6eE8TNRE81+PWR/DfQTJnt7eUz6lcznNEuIdLWg6+unXcxv46/K36 5do1EC8GSME9yPeimYbErIpFIqP1IxdaHTaqmCXJkxbq90BFWI3hzqPaDVKzSxfqiU9p AJ/g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:dkim-signature :arc-authentication-results; bh=ElZuM3Es76ZIPjzGFiFVqDS27ZEyMjp5eFZch68glHA=; b=mcCbAM4+cVpvOthtWGqsEjox4LjkaJHG6ajcL1t5g8nvpw/SZ2yjwYImDzsjS+19ia Q7g+CTYdn5PYsB8L1m+JSruaHOm5goKRzWrvbyrpDz1OlvsC+E9oL412QFPJKaFKIfQO 8QTQ5mrX+zZJ4H2/siOiR+J7sht/nxvafLlpDVYl1K/g+FSQtuTeLZH/rAgT5ueLqwaa c/+LTlcxMMaLpjunkPdAStlT7/6H6XrGircPVtrWRAHyHfoLhO5Xi5iR5Pfegpvkv73v ASj9e43/8JJn3EYy8rzrauxZi/SXoTwe4PJrDPxYlrRRD+5+03JdLppWfCioS7CRyWgw iASg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=VGyXBPO2; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id k72si14127643pfa.53.2018.04.25.05.59.31; Wed, 25 Apr 2018 05:59:45 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=VGyXBPO2; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1754144AbeDYM4D (ORCPT + 99 others); Wed, 25 Apr 2018 08:56:03 -0400 Received: from fllnx209.ext.ti.com ([198.47.19.16]:15285 "EHLO fllnx209.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1753354AbeDYMzx (ORCPT ); Wed, 25 Apr 2018 08:55:53 -0400 Received: from dlelxv90.itg.ti.com ([172.17.2.17]) by fllnx209.ext.ti.com (8.15.1/8.15.1) with ESMTP id w3PCtN0K024426; Wed, 25 Apr 2018 07:55:23 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=ti.com; s=ti-com-17Q1; t=1524660923; bh=9iJPrhsmwWZn4+54sd6nnY9SVFPKFEx8O6NDd6WXnZc=; h=From:To:CC:Subject:Date:In-Reply-To:References; b=VGyXBPO2qK081uy4R4ISGPp/CW4matDzB7alyibmug62QUyKzX8TwuQyy1hqH0F86 JQ6juTYLiYU6NTeaW5FBeqYtzZZjGBxWhwF8UuG2vuX2CmfFU7MQ2ZeI3yO3s/0I9N FTA7N4AsIR4Vc604fjFsy3O8i1mZ6ksTc/jxrn+c= Received: from DLEE103.ent.ti.com (dlee103.ent.ti.com [157.170.170.33]) by dlelxv90.itg.ti.com (8.14.3/8.13.8) with ESMTP id w3PCtN8E024326; Wed, 25 Apr 2018 07:55:23 -0500 Received: from DLEE109.ent.ti.com (157.170.170.41) by DLEE103.ent.ti.com (157.170.170.33) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1466.3; Wed, 25 Apr 2018 07:55:23 -0500 Received: from dlep32.itg.ti.com (157.170.170.100) by DLEE109.ent.ti.com (157.170.170.41) with Microsoft SMTP Server (version=TLS1_0, cipher=TLS_RSA_WITH_AES_256_CBC_SHA) id 15.1.1466.3 via Frontend Transport; Wed, 25 Apr 2018 07:55:23 -0500 Received: from a0393678ub.india.ti.com (ileax41-snat.itg.ti.com [10.172.224.153]) by dlep32.itg.ti.com (8.14.3/8.13.8) with ESMTP id w3PCt1SI021671; Wed, 25 Apr 2018 07:55:20 -0500 From: Kishon Vijay Abraham I To: =?UTF-8?q?Beno=C3=AEt=20Cousson=20?= , Tony Lindgren CC: Jonathan Corbet , Rob Herring , Mark Rutland , , , , , , Subject: [PATCH v3 05/15] ARM: dts: dra76x-mmc-iodelay: Add a new pinctrl group for clk line without pullup Date: Wed, 25 Apr 2018 18:24:39 +0530 Message-ID: <20180425125449.19755-6-kishon@ti.com> X-Mailer: git-send-email 2.17.0 In-Reply-To: <20180425125449.19755-1-kishon@ti.com> References: <20180425125449.19755-1-kishon@ti.com> MIME-Version: 1.0 Content-Type: text/plain X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org During a short period when the bus voltage is switched from 3.3v to 1.8v, (to enumerate UHS mode), the mmc module is disabled and the mmc IO lines are kept in a state according to the programmed pad mux pull type. According to 4.2.4.2 Timing to Switch Signal Voltage in "SD Specifications Part 1 Physical Layer Specification Version 5.00 February 22, 2016", the host should hold CLK line low for at least 5ms. In order to keep the card line low during voltage switch, the pad mux of mmc1_clk line should be configured to pull down. Add a new pinctrl group for clock line without pullup to be used in boards where mmc1_clk line is not connected to an external pullup. Signed-off-by: Kishon Vijay Abraham I --- arch/arm/boot/dts/dra76x-mmc-iodelay.dtsi | 11 +++++++++++ 1 file changed, 11 insertions(+) diff --git a/arch/arm/boot/dts/dra76x-mmc-iodelay.dtsi b/arch/arm/boot/dts/dra76x-mmc-iodelay.dtsi index baba7b00eca7..b6327220a88e 100644 --- a/arch/arm/boot/dts/dra76x-mmc-iodelay.dtsi +++ b/arch/arm/boot/dts/dra76x-mmc-iodelay.dtsi @@ -38,6 +38,17 @@ >; }; + mmc1_pins_default_no_clk_pu: mmc1_pins_default_no_clk_pu { + pinctrl-single,pins = < + DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLDOWN | MUX_MODE0) /* mmc1_clk.clk */ + DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_cmd.cmd */ + DRA7XX_CORE_IOPAD(0x375c, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat0.dat0 */ + DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat1.dat1 */ + DRA7XX_CORE_IOPAD(0x3764, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat2.dat2 */ + DRA7XX_CORE_IOPAD(0x3768, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat3.dat3 */ + >; + }; + mmc1_pins_hs: mmc1_pins_hs { pinctrl-single,pins = < DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MUX_VIRTUAL_MODE11 | MUX_MODE0) /* mmc1_clk.clk */ -- 2.17.0