Received: by 10.192.165.148 with SMTP id m20csp2185628imm; Thu, 26 Apr 2018 07:11:02 -0700 (PDT) X-Google-Smtp-Source: AB8JxZo8ROWaOyTwBz7IWSyWulOxkCiAu+MOlrdGd9SY82d2iWfm2NKzMGb092JZuv0KdkW3QAJZ X-Received: by 2002:a17:902:6b04:: with SMTP id o4-v6mr361772plk.101.1524751862604; Thu, 26 Apr 2018 07:11:02 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1524751862; cv=none; d=google.com; s=arc-20160816; b=GwpuPktD9grtcl7SzoAxgQvR8sRR3Fa7OAgiG3dbysC7ApUAekN/XL7FCqNlLfYmhA Vtn/YoU6twvVaOVsnWfuUMy6X5xv168I+Bi3d3pxNp9YQypPEILyQbV3xxxjKwqzMQnk pz99MRb3KgbdyLCZEEhjBegYMTJ4kt0oCunczMl0wESOhcsulpQHlZisMT/iyT76x1tr Hhy3YXr1GeahSxdE/PhgOhpZizyKSRSseHeDFhp0wNIxkvWKaXW6WfSYGBhN0kOMl6tf 7HuhQOtrrPPRpkESGnY3onunHyQ22rBnutdaRBLjrLiKFjYspLgQVuDGc/7F1hTdBLQB xmzA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:arc-authentication-results; bh=XO+/Ww2Pvy+rfiZGVFJpAn/bqIJqFJoHXiDlejyBONo=; b=n9St0Lstylq1pxr6vpYHy5g22l+7iF8KZjv0VR9ZoZoY4c4BjgxBFf0OR4cp2XuPcB 9BhejWSPQdfWqttND6ZIqw1TNLfv19D1+rzc23qPjtwUo9HRUS+DgcNAcB+042zy63Yl ejTErQQOp5inbcgiRj3mejKpG6GcOJ3H6mrxk6PwLPkxZRYEPrPRJzomrIz5dfUR2Nhm /mflOqpfYYdgV8/Swcd6DvH0FkAm7Cl8Xu/8BAiBnHtNQAQTP9zSI+usdOmfBd34t19b 4pvPMHsCJaghwmObgFp/f6yIPE2qkfV8778/iq1mxchVY/kSOiZiA8UthVRDUAVDqo10 p+4Q== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id o61-v6si6795620pld.71.2018.04.26.07.10.47; Thu, 26 Apr 2018 07:11:02 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S932268AbeDZOJR (ORCPT + 99 others); Thu, 26 Apr 2018 10:09:17 -0400 Received: from hermes.aosc.io ([199.195.250.187]:45845 "EHLO hermes.aosc.io" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S932216AbeDZOJO (ORCPT ); Thu, 26 Apr 2018 10:09:14 -0400 Received: from localhost (localhost [127.0.0.1]) (Authenticated sender: icenowy@aosc.io) by hermes.aosc.io (Postfix) with ESMTPSA id 71E765BCC2; Thu, 26 Apr 2018 14:09:09 +0000 (UTC) From: Icenowy Zheng To: Ulf Hansson , Rob Herring , Maxime Ripard , Chen-Yu Tsai Cc: linux-mmc@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, linux-sunxi@googlegroups.com, Icenowy Zheng Subject: [PATCH 2/3] arm64: allwinner: h6: add device tree nodes for MMC controllers Date: Thu, 26 Apr 2018 22:07:27 +0800 Message-Id: <20180426140728.43155-3-icenowy@aosc.io> In-Reply-To: <20180426140728.43155-1-icenowy@aosc.io> References: <20180426140728.43155-1-icenowy@aosc.io> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The Allwinner H6 SoC have 3 MMC controllers. Add device tree nodes for them. Signed-off-by: Icenowy Zheng --- arch/arm64/boot/dts/allwinner/sun50i-h6.dtsi | 56 ++++++++++++++++++++++++++++ 1 file changed, 56 insertions(+) diff --git a/arch/arm64/boot/dts/allwinner/sun50i-h6.dtsi b/arch/arm64/boot/dts/allwinner/sun50i-h6.dtsi index 4debc3962830..3cbfc035c979 100644 --- a/arch/arm64/boot/dts/allwinner/sun50i-h6.dtsi +++ b/arch/arm64/boot/dts/allwinner/sun50i-h6.dtsi @@ -124,12 +124,68 @@ interrupt-controller; #interrupt-cells = <3>; + mmc0_pins: mmc0-pins { + pins = "PF0", "PF1", "PF2", "PF3", + "PF4", "PF5"; + function = "mmc0"; + drive-strength = <30>; + bias-pull-up; + }; + + mmc2_pins: mmc2-pins { + pins = "PC1", "PC4", "PC5", "PC6", + "PC7", "PC8", "PC9", "PC10", + "PC11", "PC12", "PC13", "PC14"; + function = "mmc2"; + drive-strength = <30>; + bias-pull-up; + }; + uart0_ph_pins: uart0-ph { pins = "PH0", "PH1"; function = "uart0"; }; }; + mmc0: mmc@4020000 { + compatible = "allwinner,sun50i-h6-mmc"; + reg = <0x04020000 0x1000>; + clocks = <&ccu CLK_BUS_MMC0>, <&ccu CLK_MMC0>; + clock-names = "ahb", "mmc"; + resets = <&ccu RST_BUS_MMC0>; + reset-names = "ahb"; + interrupts = ; + status = "disabled"; + #address-cells = <1>; + #size-cells = <0>; + }; + + mmc1: mmc@4021000 { + compatible = "allwinner,sun50i-h6-mmc"; + reg = <0x04021000 0x1000>; + clocks = <&ccu CLK_BUS_MMC1>, <&ccu CLK_MMC1>; + clock-names = "ahb", "mmc"; + resets = <&ccu RST_BUS_MMC1>; + reset-names = "ahb"; + interrupts = ; + status = "disabled"; + #address-cells = <1>; + #size-cells = <0>; + }; + + mmc2: mmc@4022000 { + compatible = "allwinner,sun50i-h6-emmc"; + reg = <0x04022000 0x1000>; + clocks = <&ccu CLK_BUS_MMC2>, <&ccu CLK_MMC2>; + clock-names = "ahb", "mmc"; + resets = <&ccu RST_BUS_MMC2>; + reset-names = "ahb"; + interrupts = ; + status = "disabled"; + #address-cells = <1>; + #size-cells = <0>; + }; + uart0: serial@5000000 { compatible = "snps,dw-apb-uart"; reg = <0x05000000 0x400>; -- 2.15.1