Received: by 10.192.165.148 with SMTP id m20csp2405456imm; Thu, 26 Apr 2018 10:24:11 -0700 (PDT) X-Google-Smtp-Source: AIpwx4+T5Y+omalZ2VPkWaPaq1+1oF0HTmOh1XtoDuxRX2Nf99bRorSdOkW5ZrFJjk+zY1+9fVqg X-Received: by 10.98.204.220 with SMTP id j89mr33483017pfk.182.1524763451927; Thu, 26 Apr 2018 10:24:11 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1524763451; cv=none; d=google.com; s=arc-20160816; b=twpr1DMqb19aP0+RPwc84qrjf4zYuqcv1NM9Sh3DGPUQ0qAwbkDxpj7wu27nX3CfYc dTYUCQIni2Q1CRoZegLnQd0QdTI29IWn0ok9fZSFQZhme9xRNl29IdlhycYdSv6Jr9Yz yzkU5Pu49ShPakpV1z7VHN4jnTqIvJe5m5gjB5VNfKMhDsKHX4RW2EZW25NbmPIxW0zk uT2rE702AL14oNjvFR9FSexsffdC5AOgCrE3//E6q2wAN7ztHbgFYOc3Lt3CS4pxoSfj o3BZ2La08TSLhwXdchwrwjBL9oV5JZOjPO9l81agLmtZQaQWQhst5hONluIWHxtGBUX1 8J5w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from :arc-authentication-results; bh=L2ySq/cXPYkHqOV77TJRDYh5rOrKc4VXf1EAweBOddg=; b=hl1SUyR3bD/mVqvUYutOt8R4niASyvfLjFEcuopEVdphKqmv7aTbY5dgAWTQWDwHdh 5f5UUXG+/pWyMKkVRHfAEtO9l6co0Sfk/sfoDwRZqPk9ZUrdglYT5HiloZw4+1fa6Rwf 2JSmvv2SeOsrCcc80dFsB219vseG3pjXlLLhKmPcoPXsWSyOReOVSKceBTHIBWUFsfne XKFUzDzQwOSbuPgvnHtC8rzY6txEK9JrbZBCCQmIGd1uVSAdAPiVPYKKRqgS9DBcDyh2 UK7zidhPI4vkh+bT10yicboySuXBxji6mYvbTf3JhuWfjLfCXKguQx9sPtqz/yuUc5Eo 3rkg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d124si19297917pfc.22.2018.04.26.10.23.55; Thu, 26 Apr 2018 10:24:11 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1756850AbeDZRWh (ORCPT + 99 others); Thu, 26 Apr 2018 13:22:37 -0400 Received: from mga02.intel.com ([134.134.136.20]:32942 "EHLO mga02.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1753282AbeDZRWf (ORCPT ); Thu, 26 Apr 2018 13:22:35 -0400 X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga003.jf.intel.com ([10.7.209.27]) by orsmga101.jf.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 26 Apr 2018 10:22:34 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.49,331,1520924400"; d="scan'208";a="46296694" Received: from maru.jf.intel.com ([10.54.51.80]) by orsmga003.jf.intel.com with ESMTP; 26 Apr 2018 10:22:34 -0700 From: Jae Hyun Yoo To: Michael Turquette , Stephen Boyd , Joel Stanley , Andrew Jeffery , Rob Herring , Mark Rutland Cc: linux-clk@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-aspeed@lists.ozlabs.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, Jae Hyun Yoo , stable Subject: [PATCH] clk:aspeed: Fix reset bits for PCI/VGA and PECI Date: Thu, 26 Apr 2018 10:22:32 -0700 Message-Id: <20180426172232.12535-1-jae.hyun.yoo@linux.intel.com> X-Mailer: git-send-email 2.17.0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This commit fixes incorrect setting of reset bits for PCI/VGA and PECI modules. 1. Reset bit for PCI/VGA is 8. 2. PECI reset bit is missing so added bit 10 as its reset bit. Signed-off-by: Jae Hyun Yoo Fixes: 15ed8ce5f84e ("clk: aspeed: Register gated clocks") Cc: stable --- drivers/clk/clk-aspeed.c | 4 ++-- include/dt-bindings/clock/aspeed-clock.h | 2 +- 2 files changed, 3 insertions(+), 3 deletions(-) diff --git a/drivers/clk/clk-aspeed.c b/drivers/clk/clk-aspeed.c index 5eb50c31e455..2c23e7d7ba28 100644 --- a/drivers/clk/clk-aspeed.c +++ b/drivers/clk/clk-aspeed.c @@ -88,7 +88,7 @@ static const struct aspeed_gate_data aspeed_gates[] = { [ASPEED_CLK_GATE_GCLK] = { 1, 7, "gclk-gate", NULL, 0 }, /* 2D engine */ [ASPEED_CLK_GATE_MCLK] = { 2, -1, "mclk-gate", "mpll", CLK_IS_CRITICAL }, /* SDRAM */ [ASPEED_CLK_GATE_VCLK] = { 3, 6, "vclk-gate", NULL, 0 }, /* Video Capture */ - [ASPEED_CLK_GATE_BCLK] = { 4, 10, "bclk-gate", "bclk", 0 }, /* PCIe/PCI */ + [ASPEED_CLK_GATE_BCLK] = { 4, 8, "bclk-gate", "bclk", 0 }, /* PCIe/PCI */ [ASPEED_CLK_GATE_DCLK] = { 5, -1, "dclk-gate", NULL, 0 }, /* DAC */ [ASPEED_CLK_GATE_REFCLK] = { 6, -1, "refclk-gate", "clkin", CLK_IS_CRITICAL }, [ASPEED_CLK_GATE_USBPORT2CLK] = { 7, 3, "usb-port2-gate", NULL, 0 }, /* USB2.0 Host port 2 */ @@ -297,7 +297,7 @@ static const u8 aspeed_resets[] = { [ASPEED_RESET_JTAG_MASTER] = 22, [ASPEED_RESET_MIC] = 18, [ASPEED_RESET_PWM] = 9, - [ASPEED_RESET_PCIVGA] = 8, + [ASPEED_RESET_PECI] = 10, [ASPEED_RESET_I2C] = 2, [ASPEED_RESET_AHB] = 1, }; diff --git a/include/dt-bindings/clock/aspeed-clock.h b/include/dt-bindings/clock/aspeed-clock.h index d3558d897a4d..8d69b9134bef 100644 --- a/include/dt-bindings/clock/aspeed-clock.h +++ b/include/dt-bindings/clock/aspeed-clock.h @@ -45,7 +45,7 @@ #define ASPEED_RESET_JTAG_MASTER 3 #define ASPEED_RESET_MIC 4 #define ASPEED_RESET_PWM 5 -#define ASPEED_RESET_PCIVGA 6 +#define ASPEED_RESET_PECI 6 #define ASPEED_RESET_I2C 7 #define ASPEED_RESET_AHB 8 -- 2.17.0