Received: by 10.192.165.148 with SMTP id m20csp839715imm; Fri, 27 Apr 2018 08:19:27 -0700 (PDT) X-Google-Smtp-Source: AB8JxZopf47J4OcJ1sxWFdcQEIau6RU24364C/Y+2BRGAyhi8gz5DJmEY4bpPKBzUupT/krnqdNF X-Received: by 2002:a65:4b4a:: with SMTP id k10-v6mr2510911pgt.227.1524842367479; Fri, 27 Apr 2018 08:19:27 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1524842367; cv=none; d=google.com; s=arc-20160816; b=P/YDIa3mjwyhN+yzGj6Qq4g/+AXvbCjJGlmAWBCt7XhMiSWWuHbgXaEB0w4h6RbCfL o30GqNwRwkAu/A3Mh3oAk+p9+ODniOSmHFTNfDhuY3k1uSTC2BJRKj3xvjP/caV1/t9v GMIF+G6NM3zJ5oJj31PvzE8QO4uRbfKMVV54dCJkuVSR+fIZw1Cvm686d85t34T+SXwd ZIF+GgbdUDE/ZUc5qrdQ8LJYzBX8bqMl9z70pcD1uxCVjs0HjYK6BM7EbLj+R8OAQ1ow VVadugPxfv9yEfn6yVy+o4JDnJ13kS8Rl45PqBtzLPpLMPkTQGZ1joW1GEieJf2lM7Xb wjUQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject:arc-authentication-results; bh=kf1c9ETZPAcCwA5URT5beRmBG+uKre3z7yQp3ikDbX4=; b=sIHvcck8v00HYPXyRPFyVaU+QGg0h9AQ/I9cr3dEpIsuAuYr0qrqjhwwRBxTLjERsI yh3YmQLNLApEPSkTh8PVt8UQR8C1O/RcHtZFDB9CRBuDhyidhzQFb6brvLREAdqoWcM6 ADQTm4EmSVKPErl+ngx9QSAWUrJbK6d8GakYBEcuJQk/nL4IeZQH5iMdrQaVaQXxiluR k0HowynvnTWl5o5nglN10jVVsZLwsb5EDvVeaaftyL1EAKsPOVzh5dC5KIwJbLOmEPcM 6L1REwXU1NmEHhwh3QNxUoQ5OhKDUkBsa12WMzNLdw0gr8cD8wvnVLmFmaUOT9kJLIoT z9jQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 24si1422124pfr.242.2018.04.27.08.19.13; Fri, 27 Apr 2018 08:19:27 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S933530AbeD0PSO (ORCPT + 99 others); Fri, 27 Apr 2018 11:18:14 -0400 Received: from usa-sjc-mx-foss1.foss.arm.com ([217.140.101.70]:41926 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S932845AbeD0PSM (ORCPT ); Fri, 27 Apr 2018 11:18:12 -0400 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.72.51.249]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id EEC7C15AD; Fri, 27 Apr 2018 08:18:11 -0700 (PDT) Received: from [10.1.206.73] (en101.cambridge.arm.com [10.1.206.73]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 29FA03F487; Fri, 27 Apr 2018 08:18:08 -0700 (PDT) Subject: Re: [PATCH v2 05/17] arm64: Helper for parange to PASize To: Julien Grall , linux-arm-kernel@lists.infradead.org Cc: ard.biesheuvel@linaro.org, kvm@vger.kernel.org, marc.zyngier@arm.com, catalin.marinas@arm.com, punit.agrawal@arm.com, will.deacon@arm.com, linux-kernel@vger.kernel.org, kristina.martsenko@arm.com, pbonzini@redhat.com, kvmarm@lists.cs.columbia.edu References: <1522156531-28348-1-git-send-email-suzuki.poulose@arm.com> <1522156531-28348-6-git-send-email-suzuki.poulose@arm.com> <2910d406-315f-6f0f-7456-df9d80a08087@arm.com> From: Suzuki K Poulose Message-ID: Date: Fri, 27 Apr 2018 16:18:06 +0100 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:52.0) Gecko/20100101 Thunderbird/52.7.0 MIME-Version: 1.0 In-Reply-To: <2910d406-315f-6f0f-7456-df9d80a08087@arm.com> Content-Type: text/plain; charset=utf-8; format=flowed Content-Language: en-US Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 26/04/18 11:58, Julien Grall wrote: > Hi Suzuki, > > On 27/03/18 14:15, Suzuki K Poulose wrote: >> Add a helper to convert ID_AA64MMFR0_EL1:PARange to they physical >> size shift. Limit the size to the maximum supported by the kernel. >> We are about to move the user of this code and this helps to >> keep the changes cleaner. > > It is probably worth to mention that you are also adding 52-bit support in the patch. Sure, will do. Can I take that as a Reviewed-by with the fixed commit description ? Cheers Suzuki > > Cheers, > >> >> Cc: Mark Rutland >> Cc: Catalin Marinas >> Cc: Will Deacon >> Cc: Marc Zyngier >> Cc: Christoffer Dall >> Signed-off-by: Suzuki K Poulose >> --- >>   arch/arm64/include/asm/cpufeature.h | 16 ++++++++++++++++ >>   arch/arm64/kvm/hyp/s2-setup.c       | 28 +++++----------------------- >>   2 files changed, 21 insertions(+), 23 deletions(-) >> >> diff --git a/arch/arm64/include/asm/cpufeature.h b/arch/arm64/include/asm/cpufeature.h >> index fbf0aab..1f2a5dd 100644 >> --- a/arch/arm64/include/asm/cpufeature.h >> +++ b/arch/arm64/include/asm/cpufeature.h >> @@ -311,6 +311,22 @@ static inline u64 read_zcr_features(void) >>       return zcr; >>   } >> +static inline u32 id_aa64mmfr0_parange_to_phys_shift(int parange) >> +{ >> +    switch (parange) { >> +    case 0: return 32; >> +    case 1: return 36; >> +    case 2: return 40; >> +    case 3: return 42; >> +    case 4: return 44; >> +    /* Report 48 bit if the kernel doesn't support 52bit */ >> +    default: >> +    case 5: return 48; >> +#ifdef CONFIG_ARM64_PA_BITS_52 >> +    case 6: return 52; >> +#endif >> +    } >> +} >>   #endif /* __ASSEMBLY__ */ >>   #endif >> diff --git a/arch/arm64/kvm/hyp/s2-setup.c b/arch/arm64/kvm/hyp/s2-setup.c >> index 603e1ee..b1129c8 100644 >> --- a/arch/arm64/kvm/hyp/s2-setup.c >> +++ b/arch/arm64/kvm/hyp/s2-setup.c >> @@ -19,11 +19,13 @@ >>   #include >>   #include >>   #include >> +#include >>   u32 __hyp_text __init_stage2_translation(void) >>   { >>       u64 val = VTCR_EL2_FLAGS; >>       u64 parange; >> +    u32 phys_shift; >>       u64 tmp; >>       /* >> @@ -37,27 +39,7 @@ u32 __hyp_text __init_stage2_translation(void) >>       val |= parange << 16; >>       /* Compute the actual PARange... */ >> -    switch (parange) { >> -    case 0: >> -        parange = 32; >> -        break; >> -    case 1: >> -        parange = 36; >> -        break; >> -    case 2: >> -        parange = 40; >> -        break; >> -    case 3: >> -        parange = 42; >> -        break; >> -    case 4: >> -        parange = 44; >> -        break; >> -    case 5: >> -    default: >> -        parange = 48; >> -        break; >> -    } >> +    phys_shift = id_aa64mmfr0_parange_to_phys_shift(parange); >>       /* >>        * ... and clamp it to 40 bits, unless we have some braindead >> @@ -65,7 +47,7 @@ u32 __hyp_text __init_stage2_translation(void) >>        * return that value for the rest of the kernel to decide what >>        * to do. >>        */ >> -    val |= 64 - (parange > 40 ? 40 : parange); >> +    val |= 64 - (phys_shift > 40 ? 40 : phys_shift); >>       /* >>        * Check the availability of Hardware Access Flag / Dirty Bit >> @@ -86,5 +68,5 @@ u32 __hyp_text __init_stage2_translation(void) >>       write_sysreg(val, vtcr_el2); >> -    return parange; >> +    return phys_shift; >>   } >> >