Received: by 10.192.165.148 with SMTP id m20csp4145795imm; Mon, 30 Apr 2018 12:36:59 -0700 (PDT) X-Google-Smtp-Source: AB8JxZoUBH7krnSBKKQRt43mFR7ViFCc5f35czhDThA1vF/ZRUqrdTuQZdpvr46sAbDsCVpmoXAz X-Received: by 10.98.149.21 with SMTP id p21mr13133538pfd.62.1525117019359; Mon, 30 Apr 2018 12:36:59 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1525117019; cv=none; d=google.com; s=arc-20160816; b=IuiYkyGAbmC1/IgIQ+VCt+rKjQ31qtX1RlgI+OKL+ORyNORkp4uLPy26Hnr65TLd8T Ha4KxCr2rW2KyWoYI5IJ8RjOhxi6AutZ9SORiLZ/lP5xcvn8f+/XPTRSK29hYjGxnWzU cImyjolGwNJj9+01cmCddeKUk8iM/ebhQMdkl4BYvBcf6x9rYrhYogqTPz18HI5lnr9j QrLlQwUxYcsEo4JP+ZXsr26KCYLJaSA+tWwx+tamIwwGMj2zmkIuLQfv3TUynIeBAHje Uspk82SlzxHYRhnh8EK3pKSkbSJTULGDQQNBmTuoiI93qyz0hU8gDLkFAxMawykcR9s4 Gqtg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from:dmarc-filter :arc-authentication-results; bh=p4fyxbkXVBlarePLO1QTr/2pqlRoGUgLP103oQhFio8=; b=Ql4XsQUl9EvFkUfF8XnRkrMWInAwu8Z7+LokUoGlzVhtYiFcZblN9v5YBvwaYSzaCo 65gD5ZoioH33hLwtil45D6blw7b+xG7erd4l2MYE03jZrQmIY55qXYqgiemSq9g3Z3Vj pxVVVd6e2gYA7A9FkMf40OpBUkqwndZ1dJpOusJyPj7dChBb2QRse20dLVicBiOqKKSr HAEuPpVf7WG8W2KRnayE69WQl0tuAlc6V5mU/AwoVj7v/hqBt5oVx1VblgpA0Xc36Nv9 IElrW2Vwobch83WVi21dX5RyhGH67qwYTpvfcAkWfusTt8AYmqSHhtEqpVvVUqzkU/Yn XbQw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id n29-v6si869171pgd.345.2018.04.30.12.36.45; Mon, 30 Apr 2018 12:36:59 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1756587AbeD3Tet (ORCPT + 99 others); Mon, 30 Apr 2018 15:34:49 -0400 Received: from mail.kernel.org ([198.145.29.99]:37092 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1755241AbeD3T2v (ORCPT ); Mon, 30 Apr 2018 15:28:51 -0400 Received: from localhost (unknown [104.132.1.102]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 2535922E01; Mon, 30 Apr 2018 19:28:51 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.3.2 mail.kernel.org 2535922E01 Authentication-Results: mail.kernel.org; dmarc=none (p=none dis=none) header.from=linuxfoundation.org Authentication-Results: mail.kernel.org; spf=fail smtp.mailfrom=gregkh@linuxfoundation.org From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Hans Ulli Kroll , Andreas Fiedler , Roman Yeryomin , Linus Walleij , Arnd Bergmann Subject: [PATCH 4.16 076/113] ARM: dts: Fix NAS4220B pin config Date: Mon, 30 Apr 2018 12:24:47 -0700 Message-Id: <20180430184018.406192527@linuxfoundation.org> X-Mailer: git-send-email 2.17.0 In-Reply-To: <20180430184015.043892819@linuxfoundation.org> References: <20180430184015.043892819@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.16-stable review patch. If anyone has any objections, please let me know. ------------------ From: Linus Walleij commit 1c3bc8fb10c1803f8651911722ed584db3dfb0f2 upstream. The DTS file for the NAS4220B had the pin config for the ethernet interface set to the pins in the SL3512 SoC while this system is using SL3516. Fix it by referencing the right SL3516 pins instead of the SL3512 pins. Cc: stable@vger.kernel.org Cc: Hans Ulli Kroll Reported-by: Andreas Fiedler Reported-by: Roman Yeryomin Tested-by: Roman Yeryomin Signed-off-by: Linus Walleij Signed-off-by: Arnd Bergmann Signed-off-by: Greg Kroah-Hartman --- arch/arm/boot/dts/gemini-nas4220b.dts | 28 ++++++++++++++-------------- 1 file changed, 14 insertions(+), 14 deletions(-) --- a/arch/arm/boot/dts/gemini-nas4220b.dts +++ b/arch/arm/boot/dts/gemini-nas4220b.dts @@ -134,37 +134,37 @@ function = "gmii"; groups = "gmii_gmac0_grp"; }; - /* Settings come from OpenWRT */ + /* Settings come from OpenWRT, pins on SL3516 */ conf0 { - pins = "R8 GMAC0 RXDV", "U11 GMAC1 RXDV"; + pins = "V8 GMAC0 RXDV", "T10 GMAC1 RXDV"; skew-delay = <0>; }; conf1 { - pins = "T8 GMAC0 RXC", "T11 GMAC1 RXC"; + pins = "Y7 GMAC0 RXC", "Y11 GMAC1 RXC"; skew-delay = <15>; }; conf2 { - pins = "P8 GMAC0 TXEN", "V11 GMAC1 TXEN"; + pins = "T8 GMAC0 TXEN", "W11 GMAC1 TXEN"; skew-delay = <7>; }; conf3 { - pins = "V7 GMAC0 TXC"; + pins = "U8 GMAC0 TXC"; skew-delay = <11>; }; conf4 { - pins = "P10 GMAC1 TXC"; + pins = "V11 GMAC1 TXC"; skew-delay = <10>; }; conf5 { /* The data lines all have default skew */ - pins = "U8 GMAC0 RXD0", "V8 GMAC0 RXD1", - "P9 GMAC0 RXD2", "R9 GMAC0 RXD3", - "U7 GMAC0 TXD0", "T7 GMAC0 TXD1", - "R7 GMAC0 TXD2", "P7 GMAC0 TXD3", - "R11 GMAC1 RXD0", "P11 GMAC1 RXD1", - "V12 GMAC1 RXD2", "U12 GMAC1 RXD3", - "R10 GMAC1 TXD0", "T10 GMAC1 TXD1", - "U10 GMAC1 TXD2", "V10 GMAC1 TXD3"; + pins = "W8 GMAC0 RXD0", "V9 GMAC0 RXD1", + "Y8 GMAC0 RXD2", "U9 GMAC0 RXD3", + "T7 GMAC0 TXD0", "U6 GMAC0 TXD1", + "V7 GMAC0 TXD2", "U7 GMAC0 TXD3", + "Y12 GMAC1 RXD0", "V12 GMAC1 RXD1", + "T11 GMAC1 RXD2", "W12 GMAC1 RXD3", + "U10 GMAC1 TXD0", "Y10 GMAC1 TXD1", + "W10 GMAC1 TXD2", "T9 GMAC1 TXD3"; skew-delay = <7>; }; /* Set up drive strength on GMAC0 to 16 mA */