Received: by 10.192.165.148 with SMTP id m20csp385788imm; Fri, 4 May 2018 11:50:11 -0700 (PDT) X-Google-Smtp-Source: AB8JxZpQuRUIOrb0TWWtjxzcVMhm1UF1Coy4EZ5MLhaGev9p8ffhvCHDKcItD3dixbuT1trNqroj X-Received: by 2002:a65:61ad:: with SMTP id i13-v6mr23048428pgv.449.1525459811688; Fri, 04 May 2018 11:50:11 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1525459811; cv=none; d=google.com; s=arc-20160816; b=SyMtKrahLw4IKnuLm7kvZZaDM/+hN5U+wU9dCTzjImLbGdSciHvz8x4mnRzizuBJOv dz+1X9tWFf0vK9T2CM7E5vzZNG2zMeQRaM8DBtfW2RZJUZlGi8j3AWo32Kx4guUjLmJX R+8o5H2seHtAwjgIi0DxmclKILomlaAZ0fWvbm1Q05eHJ+fI/vJJtEMiW1HcT+5EBer1 ppKzB84cTkL/qLrMDdAzpCU82Ki8eGwnG48v/icKTHx2r1l/U9Z2qbYpwmgkoaow8hD7 JLbvZ5nHsuX1YMVRi5q+6KTiErqMEOrfJl//yZvJdaPUhpOWiPaxfnKOdz+PftdNvjv3 0UGA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=jVQt1Wt2+q5ufqu1Cxf6NWznvAgqNAi4w41j4/N2H2c=; b=OnjBJYudDyy5k98MPo3udJC2c/b/Bna+pJMhWuiiQ2Dr/ie3dboBHjnJddSzusieAs JGYYvI9u86ctgtvlBYtQ6EKNeGe7TXjueXq7px4mUxXTF0s6lqr1R1THGlhLPLGoGYOF Xpa9R7lUCWNMr/pBISzvDqHpogSWC/R9yAi7fGwZ+0Y8u3p12JiwU/niwCSIaGaY2RHS ZpAu2KKBzGzye5kcrYlrTnQsMel35nLQhmYl5GGS7itsKpL8day/PFQpy5PZkqR4Po/K wK0E/zc8PQP38fcMkgmMQgg6u47XE4/NoREAxObXY6tdW3pA3sDU4lqdjw6mBi3mQLSp Jwlg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=oUGQL7cn; dkim=pass header.i=@codeaurora.org header.s=default header.b=XEM+VH4V; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id f28-v6si17788718plj.255.2018.05.04.11.49.57; Fri, 04 May 2018 11:50:11 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=oUGQL7cn; dkim=pass header.i=@codeaurora.org header.s=default header.b=XEM+VH4V; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1751809AbeEDSsc (ORCPT + 99 others); Fri, 4 May 2018 14:48:32 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:34690 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751621AbeEDSs2 (ORCPT ); Fri, 4 May 2018 14:48:28 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 223B86085F; Fri, 4 May 2018 18:48:27 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1525459707; bh=9cPam/WaLQV06CWabYENuiG1Z6zJ4MD0zr4g10nqAbk=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=oUGQL7cnTuPZHly3L08PYj1PuWXZXg6mAVpJe+VzY83B7/AfsOas/0QOEHg03X1jT dNmk7jFs5BRHsquQUmup8jgt4fd/s6os1fqSxjdjXW3pqc5VwGzcRS/XGh1HIoML6c 8plqccawybNPWJQb/N/g9YNdZD265hAFIXMlzIgo= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from mgautam-linux.qualcomm.com (blr-c-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.19.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: mgautam@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id CF507607E1; Fri, 4 May 2018 18:48:22 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1525459706; bh=9cPam/WaLQV06CWabYENuiG1Z6zJ4MD0zr4g10nqAbk=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=XEM+VH4VFmm0p1A07dJQDmwQ6JqqCB0YH61EBdNNRQKNQJTiua1s9cAg7hXjTZ8Da w/zrEjkGLWRHZMXnzRTifxa/tR2KfEFE6cZLCQpEvYKClllrU8O4lcIRi+5xXQ6mAi mRdizCYXGWphdQlu2iPGDatE5d3739SkrLxP5f18= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org CF507607E1 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=mgautam@codeaurora.org From: Manu Gautam To: balbi@kernel.org, robh@kernel.org, andy.gross@linaro.org Cc: linux-usb@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, robh+dt@kernel.org, linux-arm-msm@vger.kernel.org, Manu Gautam , Greg Kroah-Hartman , Mark Rutland Subject: [PATCH v3 1/3] dt-bindings: usb: Update documentation for Qualcomm DWC3 driver Date: Sat, 5 May 2018 00:18:07 +0530 Message-Id: <1525459689-1358-2-git-send-email-mgautam@codeaurora.org> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1525459689-1358-1-git-send-email-mgautam@codeaurora.org> References: <1525459689-1358-1-git-send-email-mgautam@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Existing documentation has lot of incorrect information as it was originally added for a driver that no longer exists. Signed-off-by: Manu Gautam --- .../devicetree/bindings/usb/qcom,dwc3.txt | 85 ++++++++++++++++------ 1 file changed, 63 insertions(+), 22 deletions(-) diff --git a/Documentation/devicetree/bindings/usb/qcom,dwc3.txt b/Documentation/devicetree/bindings/usb/qcom,dwc3.txt index bc8a2fa..95afdcf 100644 --- a/Documentation/devicetree/bindings/usb/qcom,dwc3.txt +++ b/Documentation/devicetree/bindings/usb/qcom,dwc3.txt @@ -1,54 +1,95 @@ Qualcomm SuperSpeed DWC3 USB SoC controller Required properties: -- compatible: should contain "qcom,dwc3" +- compatible: Compatible list, contains + "qcom,dwc3" + "qcom,msm8996-dwc3" for msm8996 SOC. + "qcom,sdm845-dwc3" for sdm845 SOC. +- reg: Offset and length of register set for QSCRATCH wrapper +- power-domains: specifies a phandle to PM domain provider node - clocks: A list of phandle + clock-specifier pairs for the clocks listed in clock-names -- clock-names: Should contain the following: +- clock-names: Should contain the following: "core" Master/Core clock, have to be >= 125 MHz for SS operation and >= 60MHz for HS operation + "mock_utmi" Mock utmi clock needed for ITP/SOF generation in + host mode. Its frequency should be 19.2MHz. + "sleep" Sleep clock, used for wakeup when USB3 core goes + into low power mode (U3). Optional clocks: - "iface" System bus AXI clock. Not present on all platforms - "sleep" Sleep clock, used when USB3 core goes into low - power mode (U3). + "iface" System bus AXI clock. + Not present on "qcom,msm8996-dwc3" compatible. + "cfg_noc" System Config NOC clock. + Not present on "qcom,msm8996-dwc3" compatible. +- assigned-clocks: Should be: + MOCK_UTMI_CLK + MASTER_CLK +- assigned-clock-rates: Should be: + 19.2Mhz (192000000) for MOCK_UTMI_CLK + >=125Mhz (125000000) for MASTER_CLK in SS mode + >=60Mhz (60000000) for MASTER_CLK in HS mode + +Optional properties: +- resets: Phandle to reset control that resets core and wrapper. +- interrupts: specifies interrupts from controller wrapper used + to wakeup from low power/susepnd state. Must contain + one or more entry for interrupt-names property +- interrupt-names: Must include the following entries: + - "hs_phy_irq": The interrupt that is asserted when a + wakeup event is received on USB2 bus + - "ss_phy_irq": The interrupt that is asserted when a + wakeup event is received on USB3 bus + - "dm_hs_phy_irq" and "dp_hs_phy_irq": Separate + interrupts for any wakeup event on DM and DP lines +- qcom,select-utmi-as-pipe-clk: if present, disable USB3 pipe_clk requirement. + Used when dwc3 operates without SSPHY and only + HS/FS/LS modes are supported. Required child node: A child node must exist to represent the core DWC3 IP block. The name of the node is not important. The content of the node is defined in dwc3.txt. Phy documentation is provided in the following places: -Documentation/devicetree/bindings/phy/qcom-dwc3-usb-phy.txt +Documentation/devicetree/bindings/phy/qcom-qmp-phy.txt - USB3 QMP PHY +Documentation/devicetree/bindings/phy/qcom-qusb2-phy.txt - USB2 QUSB2 PHY Example device nodes: hs_phy: phy@100f8800 { - compatible = "qcom,dwc3-hs-usb-phy"; - reg = <0x100f8800 0x30>; - clocks = <&gcc USB30_0_UTMI_CLK>; - clock-names = "ref"; - #phy-cells = <0>; - + compatible = "qcom,qusb2-v2-phy"; + ... }; ss_phy: phy@100f8830 { - compatible = "qcom,dwc3-ss-usb-phy"; - reg = <0x100f8830 0x30>; - clocks = <&gcc USB30_0_MASTER_CLK>; - clock-names = "ref"; - #phy-cells = <0>; - + compatible = "qcom,qmp-v3-usb3-phy"; + ... }; - usb3_0: usb30@0 { + usb3_0: usb30@a6f8800 { compatible = "qcom,dwc3"; + reg = <0xa6f8800 0x400>; #address-cells = <1>; #size-cells = <1>; - clocks = <&gcc USB30_0_MASTER_CLK>; - clock-names = "core"; - ranges; + interrupts = <0 131 0>, <0 486 0>, <0 488 0>, <0 489 0>; + interrupt-names = "hs_phy_irq", "ss_phy_irq", + "dm_hs_phy_irq", "dp_hs_phy_irq"; + + clocks = <&gcc GCC_USB30_PRIM_MASTER_CLK>, + <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>, + <&gcc GCC_USB30_PRIM_SLEEP_CLK>; + clock-names = "core", "mock_utmi", "sleep"; + + assigned-clocks = <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>, + <&gcc GCC_USB30_PRIM_MASTER_CLK>; + assigned-clock-rates = <19200000>, <133000000>; + + resets = <&gcc GCC_USB30_PRIM_BCR>; + reset-names = "core_reset"; + power-domains = <&gcc USB30_PRIM_GDSC>; + qcom,select-utmi-as-pipe-clk; dwc3@10000000 { compatible = "snps,dwc3"; -- The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project