Received: by 10.192.165.148 with SMTP id m20csp3790280imm; Mon, 7 May 2018 19:57:38 -0700 (PDT) X-Google-Smtp-Source: AB8JxZpgTH5ZVSeys54+z0881ZcLFrym1x1jgZaESJjPVuxL0Y435u0Ny5mqXhF/As8LXRR670Y6 X-Received: by 2002:a65:4944:: with SMTP id q4-v6mr31968950pgs.424.1525748258885; Mon, 07 May 2018 19:57:38 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1525748258; cv=none; d=google.com; s=arc-20160816; b=F9Hu1pEQIP4dAwxyn7SabPevL2Bc4+raxQ9IATq36l+ETPHul+mPTrGHmkdL2k5L6p OYJGWmyej26dq3EJBY01620LyA0+16IPsk8Z3a3fKVqQDttng53wuspD45riyVTSAtqa R6MGOdST7/ChjF2egTsIlrygwAcRz43sf5HWqTlrmax9npx8cNR0Eh9hBXDnAMNVO69n FWoD0V3hAnSxnfZa56U8Qj5b620V8we8bNZEIo7Ti50MRr8pE3P+OlTKARnepAxip2vN fYyhDCGY/Fg+5y08AfZjsp43/B1Dz5ObmMrrXrz+OibhZFvyR0XssBStLYKfDKTUuKgB ulUQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:arc-authentication-results; bh=Ri0YzvMbb32SaMBFr3KYAEmmz/29AkchrDmeXxlrYtw=; b=B2ZYTTDTwhi5jrlbcpNDfLWW/zOepKVGxUPC4WD4fPeIGol4FVkBqeGMhODP03CBj1 RuziFr7sdtHfA/uN6MM+qmc3oKtVduQL1RyFfILP/z2cCBa/xbm0+ZRkp0XdXi4HnTU5 d2ZtMGNKxx0MYMV1pWc+mzMD2tmxwpXzHMA3HLkEJxNMcypx8G2aHwAHNv/nKr7hsR05 /iFS7sPajbKlweG7ISqYs15/2Yip2/B2ANAApDyCwZRzQBzmm1OUHM5x1OkzeDIaD7P8 2IPDImfrnq3ZU5tldTiyxATxvdksjAKMM71jPAf1vJApA0ag5w/m+hmLsfbs6UKpG8lx T6Kw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id w9-v6si22336129plk.28.2018.05.07.19.57.24; Mon, 07 May 2018 19:57:38 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1753900AbeEHC4F (ORCPT + 99 others); Mon, 7 May 2018 22:56:05 -0400 Received: from regular1.263xmail.com ([211.150.99.139]:48465 "EHLO regular1.263xmail.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1753622AbeEHC4E (ORCPT ); Mon, 7 May 2018 22:56:04 -0400 X-Greylist: delayed 394 seconds by postgrey-1.27 at vger.kernel.org; Mon, 07 May 2018 22:56:03 EDT Received: from djw?t-chip.com.cn (unknown [192.168.167.87]) by regular1.263xmail.com (Postfix) with ESMTP id 27F5B5626; Tue, 8 May 2018 10:49:27 +0800 (CST) X-263anti-spam: KSV:0; X-MAIL-GRAY: 0 X-MAIL-DELIVERY: 1 X-KSVirus-check: 0 X-ABS-CHECKED: 4 Received: from localhost.localdomain (localhost [127.0.0.1]) by smtp.263.net (Postfix) with ESMTPA id DE7153AA; Tue, 8 May 2018 10:49:26 +0800 (CST) X-RL-SENDER: djw@t-chip.com.cn X-FST-TO: linux-rockchip@lists.infradead.org X-SENDER-IP: 59.33.107.187 X-LOGIN-NAME: djw@t-chip.com.cn X-UNIQUE-TAG: <06e95ef40aa750cf23ee021b3f0dda6b> X-ATTACHMENT-NUM: 0 X-SENDER: djw@t-chip.com.cn X-DNS-TYPE: 7 Received: from unknown (187.107.33.59.broad.zs.gd.dynamic.163data.com.cn [59.33.107.187]) by smtp.263.net (Postfix) whith SMTP id 19231RUMIVY; Tue, 08 May 2018 10:49:27 +0800 (CST) From: djw@t-chip.com.cn To: linux-rockchip@lists.infradead.org Cc: Wayne Chou , Levin Du , linux-gpio@vger.kernel.org, Linus Walleij , linux-kernel@vger.kernel.org Subject: [PATCH v0 1/2] gpio: syscon: Add gpio-syscon for rk3328 Date: Tue, 8 May 2018 10:48:23 +0800 Message-Id: <1525747704-8537-2-git-send-email-djw@t-chip.com.cn> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1525747704-8537-1-git-send-email-djw@t-chip.com.cn> References: <1525747704-8537-1-git-send-email-djw@t-chip.com.cn> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Levin Du In Rockchip RK3328 Soc, there's a output only gpio pin labeled `gpiomut_pmuio_iout`, which can be set by bit[1] of GRF_SOC_CON10. (bit[0] controls the enable state of the pin and defaults to enabled.) This pin is used by the roc-rk3328-cc board to switch sdmmc io signal voltage between 1.8V and 3.3V, which is essential to the SD card UHS support. Signed-off-by: Levin Du --- drivers/gpio/gpio-syscon.c | 32 ++++++++++++++++++++++++++++++++ 1 file changed, 32 insertions(+) diff --git a/drivers/gpio/gpio-syscon.c b/drivers/gpio/gpio-syscon.c index 537cec7..b69f65f 100644 --- a/drivers/gpio/gpio-syscon.c +++ b/drivers/gpio/gpio-syscon.c @@ -135,6 +135,34 @@ static const struct syscon_gpio_data clps711x_mctrl_gpio = { .dat_bit_offset = 0x40 * 8 + 8, }; +static void rockchip_gpio_set(struct gpio_chip *chip, unsigned int offset, + int val) +{ + struct syscon_gpio_priv *priv = gpiochip_get_data(chip); + unsigned int offs; + u8 bit; + u32 data; + int ret; + + offs = priv->dreg_offset + priv->data->dat_bit_offset + offset; + bit = offs % SYSCON_REG_BITS; + data = (val ? BIT(bit) : 0) | BIT(bit + 16); + ret = regmap_write(priv->syscon, + (offs / SYSCON_REG_BITS) * SYSCON_REG_SIZE, + data); + if (ret < 0) + dev_err(chip->parent, "gpio write failed ret(%d)\n", ret); +} + +static const struct syscon_gpio_data rk3328_gpio_syscon10 = { + /* Rockchip RK3328 GRF_SOC_CON10 Bits 0-1 */ + .compatible = "rockchip,rk3328-grf", + .flags = GPIO_SYSCON_FEAT_OUT, + .bit_count = 2, + .dat_bit_offset = 0x0428 * 8, + .set = rockchip_gpio_set, +}; + #define KEYSTONE_LOCK_BIT BIT(0) static void keystone_gpio_set(struct gpio_chip *chip, unsigned offset, int val) @@ -175,6 +203,10 @@ static const struct of_device_id syscon_gpio_ids[] = { .compatible = "ti,keystone-dsp-gpio", .data = &keystone_dsp_gpio, }, + { + .compatible = "rockchip,rk3328-gpio-syscon10", + .data = &rk3328_gpio_syscon10, + }, { } }; MODULE_DEVICE_TABLE(of, syscon_gpio_ids); -- 2.7.4