Received: by 10.192.165.148 with SMTP id m20csp140612imm; Wed, 9 May 2018 10:05:01 -0700 (PDT) X-Google-Smtp-Source: AB8JxZoeXqqEklIuPR6R4qL/LK6YwmkmWtb6hijdqThnfHIL3CRr2hN1eZKx1MALDr41fxrBW34c X-Received: by 2002:a17:902:bb93:: with SMTP id m19-v6mr26209444pls.74.1525885501872; Wed, 09 May 2018 10:05:01 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1525885501; cv=none; d=google.com; s=arc-20160816; b=bOv4UR2ni4v7BDfu8XD3zmD72GeSVQmswQk83yotmz/jB3M6UD945DkWnHvvPTdQc4 NGyuHOwBtvdQOCeegnmWmw7h1Gn9qNIMR6pGUKtBy9PQWQ54a9aH88QapVlp/iR/zu8y T92TY5+BPTxCJfIfUbIEJSkryeNcgZ4xYbg3ZIz38LFqftZd1Z/Sxg15sGae9ncOZMSv UOg0E1QXTG7KVWsiMZ8snfxf5JbfB5yIbJhXrdu1ZPInd/dTgBSmaA+4U/z5VxA/yXYw Vbk0SDM3Gnu93c6coVxmeLekvSZb/6+j9M5DfN1zCx8GjHbewdLIxSuHDQWTVEa01CcC zXRA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=QP6QnJ1wBY6keRL0LSZbdwWte3ti2f3f88Yu3zQ4g/I=; b=dDmwH9YaXfhAMG3ZaJlnVPku3nVUW14psMGrrPweaDnt8X7aGdMmf68EHueny3egvU 38CunRh2utczDAyfxvfSgvYv/1KKzKnBi0Sh4nc5K76maRin61MSWIR5sHE/7kmk26+T wAAhwDwPD+3gfr6p9vjeaQsnP7BGwxxjzDMRDzlj7D97nt/Wc2CFQF7+1RNJjMSudvIO hCvpPy5CvkOIFUIgrt015C2YroedXA5+fInIuR2ctLBSuhX7c1zqJ7bRBOTowQ1v9uG3 fz4vs+WE+fyMGL9JxqoO3qhCu0eiw5l+RB/MyF6k2JPigkPvtvGmLln0LCzDVotmqkMz pLcw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=hYT3J0OF; dkim=pass header.i=@codeaurora.org header.s=default header.b=CC4UMDMj; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id az5-v6si15462312plb.369.2018.05.09.10.04.46; Wed, 09 May 2018 10:05:01 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=hYT3J0OF; dkim=pass header.i=@codeaurora.org header.s=default header.b=CC4UMDMj; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S965710AbeEIRCL (ORCPT + 99 others); Wed, 9 May 2018 13:02:11 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:56676 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S965686AbeEIRCI (ORCPT ); Wed, 9 May 2018 13:02:08 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id B9DFD606AC; Wed, 9 May 2018 17:02:07 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1525885327; bh=qli/4Srpp7ceohXJn7UIsZctdQhHBVkzmwQ8XnT8Vck=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=hYT3J0OFbo5lu6J5wczUgBo3C4nEPT4qQR2BQLdheGN21GCWKIRBbJEgXIWVLePMj 91wAg3qNGIjpFMwyzWplwLkRRCGPOqiqkQwGMU3psf9cOkPEOdbWYOSiBCKBEwYIyh /JV9eTBa6zMWsublUVcx/d/lVLu7uAj/n+r88wN4= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from codeaurora.org (i-global254.qualcomm.com [199.106.103.254]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: ilina@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id C502E606AC; Wed, 9 May 2018 17:02:05 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1525885326; bh=qli/4Srpp7ceohXJn7UIsZctdQhHBVkzmwQ8XnT8Vck=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=CC4UMDMjgmstdTPlHNYtX/fcSQN4t4zfhT/47GX/SzPUTXGfaaWAzitZha62C39x2 59d/qskD1rjF0FFFpo/ruUN0OsJ+qxUUGLa6uEGvtgvAG2E344Y3kfUJNEZwl2HXmg v+B+CKECyJvN5heCEYsU90v+uWbpPV2RZ0XB6BK4= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org C502E606AC Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=ilina@codeaurora.org From: Lina Iyer To: andy.gross@linaro.org, david.brown@linaro.org, linux-arm-msm@vger.kernel.org, linux-soc@vger.kernel.org Cc: rnayak@codeaurora.org, bjorn.andersson@linaro.org, linux-kernel@vger.kernel.org, sboyd@kernel.org, evgreen@chromium.org, dianders@chromium.org, mka@chromium.org, rplsssn@codeaurora.org, Lina Iyer , devicetree@vger.kernel.org Subject: [PATCH v8 02/10] dt-bindings: introduce RPMH RSC bindings for Qualcomm SoCs Date: Wed, 9 May 2018 11:01:51 -0600 Message-Id: <20180509170159.29682-3-ilina@codeaurora.org> X-Mailer: git-send-email 2.17.0 In-Reply-To: <20180509170159.29682-1-ilina@codeaurora.org> References: <20180509170159.29682-1-ilina@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add device binding documentation for Qualcomm Technology Inc's RPMH RSC driver. The driver is used for communicating resource state requests for shared resources. Cc: devicetree@vger.kernel.org Signed-off-by: Lina Iyer Reviewed-by: Rob Herring --- Changes in v8: - Describe IRQ for all DRVs Changes in v7: - Fix example Changes in v6: - Address comments from Stephen Boyd Changes in v3: - Move to soc/qcom - Amend text per Stephen's suggestions Changes in v2: - Amend text to describe the registers in reg property - Add reg-names for the registers - Update examples to use GIC_SPI in interrupts instead of 0 - Rephrase incorrect description Changes in v3: - Fix unwanted capitalization - Remove clients from the examples, this doc does not describe them - Rephrase introductory paragraph - Remove hardware specifics from DT bindings --- .../devicetree/bindings/soc/qcom/rpmh-rsc.txt | 137 ++++++++++++++++++ 1 file changed, 137 insertions(+) create mode 100644 Documentation/devicetree/bindings/soc/qcom/rpmh-rsc.txt diff --git a/Documentation/devicetree/bindings/soc/qcom/rpmh-rsc.txt b/Documentation/devicetree/bindings/soc/qcom/rpmh-rsc.txt new file mode 100644 index 000000000000..e15c100f5c92 --- /dev/null +++ b/Documentation/devicetree/bindings/soc/qcom/rpmh-rsc.txt @@ -0,0 +1,137 @@ +RPMH RSC: +------------ + +Resource Power Manager Hardened (RPMH) is the mechanism for communicating with +the hardened resource accelerators on Qualcomm SoCs. Requests to the resources +can be written to the Trigger Command Set (TCS) registers and using a (addr, +val) pair and triggered. Messages in the TCS are then sent in sequence over an +internal bus. + +The hardware block (Direct Resource Voter or DRV) is a part of the h/w entity +(Resource State Coordinator a.k.a RSC) that can handle multiple sleep and +active/wake resource requests. Multiple such DRVs can exist in a SoC and can +be written to from Linux. The structure of each DRV follows the same template +with a few variations that are captured by the properties here. + +A TCS may be triggered from Linux or triggered by the F/W after all the CPUs +have powered off to facilitate idle power saving. TCS could be classified as - + + SLEEP /* Triggered by F/W */ + WAKE /* Triggered by F/W */ + ACTIVE /* Triggered by Linux */ + CONTROL /* Triggered by F/W */ + +The order in which they are described in the DT, should match the hardware +configuration. + +Requests can be made for the state of a resource, when the subsystem is active +or idle. When all subsystems like Modem, GPU, CPU are idle, the resource state +will be an aggregate of the sleep votes from each of those subsystems. Clients +may request a sleep value for their shared resources in addition to the active +mode requests. + +Properties: + +- compatible: + Usage: required + Value type: + Definition: Should be "qcom,rpmh-rsc". + +- reg: + Usage: required + Value type: + Definition: The first register specifies the base address of the + DRV(s). The number of DRVs in the dependent on the RSC. + The tcs-offset specifies the start address of the + TCS in the DRVs. + +- reg-names: + Usage: required + Value type: + Definition: Maps the register specified in the reg property. Must be + "drv-0", "drv-1", "drv-2" etc and "tcs-offset". The + +- interrupts: + Usage: required + Value type: + Definition: The interrupt that trips when a message complete/response + is received for this DRV from the accelerators. + +- qcom,drv-id: + Usage: required + Value type: + Definition: The id of the DRV in the RSC block that will be used by + this controller. + +- qcom,tcs-config: + Usage: required + Value type: + Definition: The tuple defining the configuration of TCS. + Must have 2 cells which describe each TCS type. + . + The order of the TCS must match the hardware + configuration. + - Cell #1 (TCS Type): TCS types to be specified - + SLEEP_TCS + WAKE_TCS + ACTIVE_TCS + CONTROL_TCS + - Cell #2 (Number of TCS): + +- label: + Usage: optional + Value type: + Definition: Name for the RSC. The name would be used in trace logs. + +Drivers that want to use the RSC to communicate with RPMH must specify their +bindings as child nodes of the RSC controllers they wish to communicate with. + +Example 1: + +For a TCS whose RSC base address is is 0x179C0000 and is at a DRV id of 2, the +register offsets for DRV2 start at 0D00, the register calculations are like +this - +DRV0: 0x179C0000 +DRV2: 0x179C0000 + 0x10000 = 0x179D0000 +DRV2: 0x179C0000 + 0x10000 * 2 = 0x179E0000 +TCS-OFFSET: 0xD00 + + apps_rsc: rsc@179c0000 { + label = "apps_rsc"; + compatible = "qcom,rpmh-rsc"; + reg = <0x179c0000 0x10000>, + <0x179d0000 0x10000>, + <0x179e0000 0x10000>; + reg-names = "drv-0", "drv-1", "drv-2"; + interrupts = , + , + ; + qcom,tcs-offset = <0xd00>; + qcom,drv-id = <2>; + qcom,tcs-config = , + , + , + ; + }; + +Example 2: + +For a TCS whose RSC base address is 0xAF20000 and is at DRV id of 0, the +register offsets for DRV0 start at 01C00, the register calculations are like +this - +DRV0: 0xAF20000 +TCS-OFFSET: 0x1C00 + + disp_rsc: rsc@af20000 { + label = "disp_rsc"; + compatible = "qcom,rpmh-rsc"; + reg = <0xaf20000 0x10000>; + reg-names = "drv-0"; + interrupts = ; + qcom,tcs-offset = <0x1c00>; + qcom,drv-id = <0>; + qcom,tcs-config = , + , + , + ; + }; -- The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project