Received: by 10.192.165.148 with SMTP id m20csp168305imm; Wed, 9 May 2018 10:32:45 -0700 (PDT) X-Google-Smtp-Source: AB8JxZqDRoVuoMbff9ueHN5l+Ht5iHVVWp3o+nsjM8PnaAhZD/8euI5NDsfK3s5GqgxqxNHiCmj+ X-Received: by 2002:a17:902:1665:: with SMTP id g92-v6mr46836157plg.195.1525887165640; Wed, 09 May 2018 10:32:45 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1525887165; cv=none; d=google.com; s=arc-20160816; b=hIEieRDf3pZLOwW1auv8QLmdosz3YaIcE0gm2quMYXBvtMKl/8x5nuIzCVzXKMlFlb ddn/T2yxvaJ0zsHcqRTJlpOMZvhmOEeTsx7BlPliULfJf/JEhBKW0b86O6K1P97A4yCA oUmQwU92XgiL4xxpkYKzK2lVxB7Z2wKsfWcdUdNDnpLhcSbNvP4q32NFBW1radlGhloZ lq2DVVY6+vU3STyhc7tkmsCxDSAh1bLSMFx4fy63Wmn5I/M3nGE8GzBo7f5FmyUq8AB8 pn9Q4NG9o8EIZ6T6dw0n4yt2Z9rzOJYFcLgPZWaQHNI9Uc5pGjhkvuWePhJD2kYub7TE jZsQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature:arc-authentication-results; bh=VBR8+0lv9nnAii65wp3a9HMptCeetOxu/BuJDXsOt4E=; b=G0OJYYZeNBUwhomKGBLKJl19nuPlYXCvJFxMMSJzzYotLbI4aMnm7i+6dC5V2yT2d/ PsPmPUT1L2i5swEH8gKFJH9a8YzrjkRn7B0PzMYOFIcJz8NmU6R6f/1RMW7aV2JEoNss vl1EskEWuX/Cd/4EYD6GwmGNfRyse46jqW8S6tKCF2pjgxwdcngBLRqUhjPvp3cLNbbH OTc//FHsX8t1sR/FBVa8KIvlsIHUG7z0i3yfplUhMdghb2e3vhDKZ6w+AD9G5mdvC/Dq iLgiCfA2gByTA6B6DaPBd2y5sO0bySFOfdz7DoYciwv+i3Ia6C+UUiLQyYn7nvlJUGM4 IxxQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@lechnology.com header.s=default header.b=qt8Wj8B0; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id c76-v6si21677090pga.156.2018.05.09.10.32.30; Wed, 09 May 2018 10:32:45 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=fail header.i=@lechnology.com header.s=default header.b=qt8Wj8B0; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S935237AbeEIR3U (ORCPT + 99 others); Wed, 9 May 2018 13:29:20 -0400 Received: from vern.gendns.com ([206.190.152.46]:52096 "EHLO vern.gendns.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S965837AbeEIR1R (ORCPT ); Wed, 9 May 2018 13:27:17 -0400 DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lechnology.com; s=default; h=References:In-Reply-To:Message-Id:Date:Subject :Cc:To:From:Sender:Reply-To:MIME-Version:Content-Type: Content-Transfer-Encoding:Content-ID:Content-Description:Resent-Date: Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID:List-Id: List-Help:List-Unsubscribe:List-Subscribe:List-Post:List-Owner:List-Archive; bh=VBR8+0lv9nnAii65wp3a9HMptCeetOxu/BuJDXsOt4E=; b=qt8Wj8B0Y6Yiyfi0SJAqBlZd2 QABuDfyqFMzniZoWVHvLFgcOQq7+lNh4x3W0vDju+HsG3AXc+GAhRyBdmPWkGheJZD4FEfof1Dcp6 DAdD4WsPOLfzom1ckwiG5K398UAy5xy9dgLeUZK44K+87I2X02gcFlgxYnSBhaeRQ8V4PreiMzY2X zFm6NbqEfQa9y+JvAC1VReSZsjpLdqCO2hlo9Aptb61PTqTD1DNVA96XoqkllRny9ezcuUN431SuL TXgCmJF5eahWNrgsEMdU46on//Y02ZTbe8saUdGqLD6lCrJ9Wm9+cC+exCF6Qlq87pSDua9kW/DRY SlW27Dp6w==; Received: from 108-198-5-147.lightspeed.okcbok.sbcglobal.net ([108.198.5.147]:58616 helo=freyr.lechnology.com) by vern.gendns.com with esmtpsa (TLSv1.2:ECDHE-RSA-AES128-GCM-SHA256:128) (Exim 4.89_1) (envelope-from ) id 1fGSrz-00EzgW-6a; Wed, 09 May 2018 13:27:15 -0400 From: David Lechner To: linux-clk@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org Cc: Michael Turquette , Stephen Boyd , Rob Herring , Mark Rutland , Sekhar Nori , Kevin Hilman , Bartosz Golaszewski , Adam Ford , linux-kernel@vger.kernel.org, David Lechner Subject: [PATCH v10 24/27] dt-bindings: timer: new bindings for TI DaVinci timer Date: Wed, 9 May 2018 12:26:03 -0500 Message-Id: <20180509172606.29387-25-david@lechnology.com> X-Mailer: git-send-email 2.17.0 In-Reply-To: <20180509172606.29387-1-david@lechnology.com> References: <20180509172606.29387-1-david@lechnology.com> X-AntiAbuse: This header was added to track abuse, please include it with any abuse report X-AntiAbuse: Primary Hostname - vern.gendns.com X-AntiAbuse: Original Domain - vger.kernel.org X-AntiAbuse: Originator/Caller UID/GID - [47 12] / [47 12] X-AntiAbuse: Sender Address Domain - lechnology.com X-Get-Message-Sender-Via: vern.gendns.com: authenticated_id: davidmain+lechnology.com/only user confirmed/virtual account not confirmed X-Authenticated-Sender: vern.gendns.com: davidmain@lechnology.com X-Source: X-Source-Args: X-Source-Dir: Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This adds new device tree bindings for the timer IP block of TI DaVinci-like SoCs. Signed-off-by: David Lechner --- v10 changes: - changed compatible to "ti,da830-timer" - added interrupts and interrupt-names properties - fixed grammatical error v9 changes: - new patch in v9 .../bindings/timer/ti,davinci-timer.txt | 37 +++++++++++++++++++ 1 file changed, 37 insertions(+) create mode 100644 Documentation/devicetree/bindings/timer/ti,davinci-timer.txt diff --git a/Documentation/devicetree/bindings/timer/ti,davinci-timer.txt b/Documentation/devicetree/bindings/timer/ti,davinci-timer.txt new file mode 100644 index 000000000000..31c72da92827 --- /dev/null +++ b/Documentation/devicetree/bindings/timer/ti,davinci-timer.txt @@ -0,0 +1,37 @@ +* Device tree bindings for Texas Instruments DaVinci timer + +This document provides bindings for the 64-bit timer in the DaVinci +architecture devices. The timer can be configured as a general-purpose 64-bit +timer, dual general-purpose 32-bit timers. When configured as dual 32-bit +timers, each half can operate in conjunction (chain mode) or independently +(unchained mode) of each other. + +The timer is a free running up-counter and can generate interrupts when the +counter reaches preset counter values. + +Also see ../watchdog/davinci-wdt.txt for timers that are configurable as +watchdog timers. + +Required properties: + +- compatible : should be "ti,da830-timer". +- reg : specifies base physical address and count of the registers. +- interrupts : interrupts generated by the timer. +- interrupt-names: should be "tint12", "tint34", "cmpint0", "cmpint1", + "cmpint2", "cmpint3", "cmpint4", "cmpint5", "cmpint6", + "cmpint7" ("cmpintX" may be omitted if not present in the + hardware). +- clocks : the clock feeding the timer clock. + +Example: + + clocksource: timer@20000 { + compatible = "ti,da830-timer"; + reg = <0x20000 0x1000>; + interrupts = <21>, <22>, <74>, <75>, <76>, <77>, <78>, <79>, + <80>, <81>; + interrupt-names = "tint12", "tint34", "cmpint0", "cmpint1", + "cmpint2", "cmpint3", "cmpint4", "cmpint5", + "cmpint6", "cmpint7"; + clocks = <&pll0_auxclk>; + }; -- 2.17.0