Received: by 10.192.165.148 with SMTP id m20csp972649imm; Thu, 10 May 2018 03:44:15 -0700 (PDT) X-Google-Smtp-Source: AB8JxZoQW4+9eqgXO14nvHeBxJ3qsaGXEJNh4rtvDizt7bbdoYbM6SnK0kIjJM+b5Rrl0qX8g1LL X-Received: by 2002:a17:902:7b97:: with SMTP id w23-v6mr905566pll.116.1525949055523; Thu, 10 May 2018 03:44:15 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1525949055; cv=none; d=google.com; s=arc-20160816; b=JuVMy8G8g9CmA2dusWHzI2u52LhJxXFJgTaRnydP46j8Z2VqIcfybK7vF8BpKvqaLk rNHh+6ykS7BVPBA0ANEj1f0mJ2MQx5AaCPVW62kYdNXjF8yg/ecxUxOJDtBrJQFfes6r L3nwwx77U6Mw0TzNIe41fFbGgSeMcfu4HqZ+Avc5JjUaf5xn+K8xO7JLNyNXcQNVxFME WPECI5RL52DhvCEcw8sY3TMrJGDPNX4Rywm29BEP5o+uXK9v3155/0c4OLC95IpkUWbF OO4p3U6tppQw0Xo69OaR8wEbOoqdUNcnf7wHf5D4WSg9z1o/KkX+6zxuxOtA1ik6BL38 i/1A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject:dkim-signature :arc-authentication-results; bh=wBHehYuHCeODO0ZBbznXG9V6Kojvmf21cWRf5Qn+5AE=; b=xK2Kg8+vRKv040OzUuknxIGxiOT1fuj0wmPZI8xVfbhKn3uEvGs1AXx02DHQUOYNY3 pQ4UjAadPVAZcru1b3LOhmR0VlBbn+TUNN3KpzarNDV9UrSbwjEWfdHGcPjU2IpSJTu5 E7Mqoh0WPQ+dnt4GnmdwRRTmXR8c5nhkRvOz89AdYOIy6Hso8dXtixKM98yDSK99iVM5 6LsZB2ojuBdUFnIhQQsQNwv/TZX8WyDSk++Y8X3AXza0CS6xFkfw4s0sLUkwnsEs+tqm LRARtTSb8OcEEWCTXH58JmwWIfDnFlJjgMFpqefQlPS2vyNo7HuPB6jl+Bxrd3NVkqWm g2Ew== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@synopsys.com header.s=mail header.b=c9zlHutT; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=synopsys.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id z16-v6si522152plo.5.2018.05.10.03.44.01; Thu, 10 May 2018 03:44:15 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@synopsys.com header.s=mail header.b=c9zlHutT; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=synopsys.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1757141AbeEJKmN (ORCPT + 99 others); Thu, 10 May 2018 06:42:13 -0400 Received: from smtprelay.synopsys.com ([198.182.37.59]:44940 "EHLO smtprelay.synopsys.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1757123AbeEJKmL (ORCPT ); Thu, 10 May 2018 06:42:11 -0400 Received: from mailhost.synopsys.com (mailhost1.synopsys.com [10.12.238.239]) by smtprelay.synopsys.com (Postfix) with ESMTP id 39F5E1E044E; Thu, 10 May 2018 12:42:09 +0200 (CEST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=synopsys.com; s=mail; t=1525948929; bh=S60mIrfwI0TXQDiF8TVBHBL1abIuC5+CC+GMniXWUME=; h=Subject:To:Cc:References:From:Date:In-Reply-To:From; b=c9zlHutTMgZza9jgzhrqtLOdhUfLbAhooFUBGZ7LvqWwDe3BjDmaU6hyuESmc5EXt 3+w8ZusWiAo2qlHeco8Jt9uVtMoAaixnwQ4LX06dDx5xBTxIhI0MFwDsUWBomBhIwu RGAS++YIk1PBnSAyGZPgNJHlUraK6FoZuAyVATHRZ7FJSkuZ+tua6U0iIFRo1Y2+mA qzYI1WgqNtyCrPSSXztLB5OG0XOtHX7MiF/Hdr4Opk+YHvP5j66EMNFHj7PeZhKu91 JcUe5ksMxWY6XI+WMQgeMGZEtuzhbc8GM4I42TqkYwS1Wr1KBIhssk/DxFAd+fhter nVdED3aSsd/ZQ== Received: from pt02.synopsys.com (pt02.internal.synopsys.com [10.107.23.240]) by mailhost.synopsys.com (Postfix) with ESMTP id D4C92588B; Thu, 10 May 2018 03:42:07 -0700 (PDT) Received: from [127.0.0.1] (gustavo-e7480.internal.synopsys.com [10.107.25.102]) by pt02.synopsys.com (Postfix) with ESMTP id 361323D9F0; Thu, 10 May 2018 11:42:07 +0100 (WEST) Subject: Re: [RFC 01/10] PCI: dwc: Add MSI-X callbacks handler To: Alan Douglas , "bhelgaas@google.com" , "lorenzo.pieralisi@arm.com" , "Joao.Pinto@synopsys.com" , "jingoohan1@gmail.com" , "kishon@ti.com" , "niklas.cassel@axis.com" , "jesper.nilsson@axis.com" Cc: "linux-pci@vger.kernel.org" , "linux-doc@vger.kernel.org" , "linux-kernel@vger.kernel.org" References: <77b7b2687e9618d3f7d1f11c3fc6ecec9a9442ef.1523379766.git.gustavo.pimentel@synopsys.com> From: Gustavo Pimentel Message-ID: <00c2efd1-0abb-0202-c42c-62d12f6f6c42@synopsys.com> Date: Thu, 10 May 2018 11:40:46 +0100 User-Agent: Mozilla/5.0 (Windows NT 10.0; WOW64; rv:52.0) Gecko/20100101 Thunderbird/52.7.0 MIME-Version: 1.0 In-Reply-To: Content-Type: text/plain; charset=utf-8 Content-Language: en-US Content-Transfer-Encoding: 7bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Alan, Sorry for the delay on the response, I only have time to proper analyze this now. On 24/04/2018 10:15, Alan Douglas wrote: > Hi, > > On 10 April 2018 18:15 Gustavo Pimentel wrote: >> Changes the pcie_raise_irq function signature, namely the interrupt_num >> variable type from u8 to u16 to accommodate the MSI-X maximum interrupts >> of 2048. >> >> Implements a PCIe config space capability iterator function to search and save >> the MSI and MSI-X pointers. With this method the code becomes more >> generic and flexible. >> >> Implements MSI-X set/get functions for sysfs interface in order to change the >> EP entries number. >> >> Implements EP MSI-X interface for triggering interruptions. >> >> Signed-off-by: Gustavo Pimentel >> --- >> drivers/pci/dwc/pci-dra7xx.c | 2 +- >> drivers/pci/dwc/pcie-artpec6.c | 2 +- >> drivers/pci/dwc/pcie-designware-ep.c | 145 >> ++++++++++++++++++++++++++++++++- >> drivers/pci/dwc/pcie-designware-plat.c | 6 +- >> drivers/pci/dwc/pcie-designware.h | 23 +++++- >> 5 files changed, 173 insertions(+), 5 deletions(-) >> >> diff --git a/drivers/pci/dwc/pci-dra7xx.c b/drivers/pci/dwc/pci-dra7xx.c index >> ed8558d..5265725 100644 >> --- a/drivers/pci/dwc/pci-dra7xx.c >> +++ b/drivers/pci/dwc/pci-dra7xx.c >> @@ -369,7 +369,7 @@ static void dra7xx_pcie_raise_msi_irq(struct >> dra7xx_pcie *dra7xx, } >> >> static int dra7xx_pcie_raise_irq(struct dw_pcie_ep *ep, u8 func_no, >> - enum pci_epc_irq_type type, u8 >> interrupt_num) >> + enum pci_epc_irq_type type, u16 >> interrupt_num) >> { >> struct dw_pcie *pci = to_dw_pcie_from_ep(ep); >> struct dra7xx_pcie *dra7xx = to_dra7xx_pcie(pci); diff --git >> a/drivers/pci/dwc/pcie-artpec6.c b/drivers/pci/dwc/pcie-artpec6.c index >> e66cede..96dc259 100644 >> --- a/drivers/pci/dwc/pcie-artpec6.c >> +++ b/drivers/pci/dwc/pcie-artpec6.c >> @@ -428,7 +428,7 @@ static void artpec6_pcie_ep_init(struct dw_pcie_ep >> *ep) } >> >> static int artpec6_pcie_raise_irq(struct dw_pcie_ep *ep, u8 func_no, >> - enum pci_epc_irq_type type, u8 >> interrupt_num) >> + enum pci_epc_irq_type type, u16 >> interrupt_num) >> { >> struct dw_pcie *pci = to_dw_pcie_from_ep(ep); >> >> diff --git a/drivers/pci/dwc/pcie-designware-ep.c b/drivers/pci/dwc/pcie- >> designware-ep.c >> index 15b22a6..874d4c2 100644 >> --- a/drivers/pci/dwc/pcie-designware-ep.c >> +++ b/drivers/pci/dwc/pcie-designware-ep.c >> @@ -40,6 +40,44 @@ void dw_pcie_ep_reset_bar(struct dw_pcie *pci, >> enum pci_barno bar) >> __dw_pcie_ep_reset_bar(pci, bar, 0); >> } >> >> +void dw_pcie_ep_find_cap_addr(struct dw_pcie_ep *ep) { >> + struct dw_pcie *pci = to_dw_pcie_from_ep(ep); >> + u8 next_ptr, curr_ptr, cap_id; >> + u16 reg; >> + >> + memset(&ep->cap_addr, 0, sizeof(ep->cap_addr)); >> + >> + reg = dw_pcie_readw_dbi(pci, PCI_STATUS); >> + if (!(reg & PCI_STATUS_CAP_LIST)) >> + return; >> + >> + reg = dw_pcie_readw_dbi(pci, PCI_CAPABILITY_LIST); >> + next_ptr = (reg & 0x00ff); >> + if (!next_ptr) >> + return; >> + >> + reg = dw_pcie_readw_dbi(pci, next_ptr); >> + curr_ptr = next_ptr; >> + next_ptr = (reg & 0xff00) >> 8; >> + cap_id = (reg & 0x00ff); >> + >> + while (next_ptr && (cap_id <= PCI_CAP_ID_MAX)) { >> + switch (cap_id) { >> + case PCI_CAP_ID_MSI: >> + ep->cap_addr.msi_addr = curr_ptr; >> + break; >> + case PCI_CAP_ID_MSIX: >> + ep->cap_addr.msix_addr = curr_ptr; >> + break; >> + } >> + reg = dw_pcie_readw_dbi(pci, next_ptr); >> + curr_ptr = next_ptr; >> + next_ptr = (reg & 0xff00) >> 8; >> + cap_id = (reg & 0x00ff); >> + } >> +} >> + >> static int dw_pcie_ep_write_header(struct pci_epc *epc, u8 func_no, >> struct pci_epf_header *hdr) >> { >> @@ -241,8 +279,47 @@ static int dw_pcie_ep_set_msi(struct pci_epc *epc, >> u8 func_no, u8 encode_int) >> return 0; >> } >> >> +static int dw_pcie_ep_get_msix(struct pci_epc *epc, u8 func_no) { >> + struct dw_pcie_ep *ep = epc_get_drvdata(epc); >> + struct dw_pcie *pci = to_dw_pcie_from_ep(ep); >> + u32 val, reg; >> + >> + if (ep->cap_addr.msix_addr == 0) >> + return 0; >> + >> + reg = ep->cap_addr.msix_addr + PCI_MSIX_FLAGS; >> + val = dw_pcie_readw_dbi(pci, reg); >> + if (!(val & PCI_MSIX_FLAGS_ENABLE)) >> + return -EINVAL; >> + >> + val &= PCI_MSIX_FLAGS_QSIZE; >> + >> + return val; >> +} >> + >> +static int dw_pcie_ep_set_msix(struct pci_epc *epc, u8 func_no, u16 >> +interrupts) { >> + struct dw_pcie_ep *ep = epc_get_drvdata(epc); >> + struct dw_pcie *pci = to_dw_pcie_from_ep(ep); >> + u32 val, reg; >> + >> + if (ep->cap_addr.msix_addr == 0) >> + return 0; >> + >> + reg = ep->cap_addr.msix_addr + PCI_MSIX_FLAGS; >> + val = dw_pcie_readw_dbi(pci, reg); >> + val &= ~PCI_MSIX_FLAGS_QSIZE; >> + val |= interrupts; >> + dw_pcie_dbi_ro_wr_en(pci); >> + dw_pcie_writew_dbi(pci, reg, val); >> + dw_pcie_dbi_ro_wr_dis(pci); >> + >> + return 0; >> +} >> + >> static int dw_pcie_ep_raise_irq(struct pci_epc *epc, u8 func_no, >> - enum pci_epc_irq_type type, u8 >> interrupt_num) >> + enum pci_epc_irq_type type, u16 >> interrupt_num) >> { >> struct dw_pcie_ep *ep = epc_get_drvdata(epc); >> >> @@ -282,6 +359,8 @@ static const struct pci_epc_ops epc_ops = { >> .unmap_addr = dw_pcie_ep_unmap_addr, >> .set_msi = dw_pcie_ep_set_msi, >> .get_msi = dw_pcie_ep_get_msi, >> + .set_msix = dw_pcie_ep_set_msix, >> + .get_msix = dw_pcie_ep_get_msix, >> .raise_irq = dw_pcie_ep_raise_irq, >> .start = dw_pcie_ep_start, >> .stop = dw_pcie_ep_stop, >> @@ -322,6 +401,60 @@ int dw_pcie_ep_raise_msi_irq(struct dw_pcie_ep >> *ep, u8 func_no, >> return 0; >> } >> >> +int dw_pcie_ep_raise_msix_irq(struct dw_pcie_ep *ep, u8 func_no, >> + u16 interrupt_num) >> +{ >> + struct dw_pcie *pci = to_dw_pcie_from_ep(ep); >> + struct pci_epc *epc = ep->epc; >> + u16 tbl_offset, bir; >> + u32 bar_addr_upper, bar_addr_lower; >> + u32 msg_addr_upper, msg_addr_lower; >> + u32 reg, msg_data; >> + u64 tbl_addr, msg_addr, reg_u64; >> + void __iomem *msix_tbl; >> + int ret; >> + >> + reg = ep->cap_addr.msix_addr + PCI_MSIX_TABLE; >> + tbl_offset = dw_pcie_readl_dbi(pci, reg); >> + bir = (tbl_offset & PCI_MSIX_TABLE_BIR); >> + tbl_offset &= PCI_MSIX_TABLE_OFFSET; >> + tbl_offset >>= 3; >> + >> + reg = PCI_BASE_ADDRESS_0 + (4 * bir); >> + bar_addr_lower = dw_pcie_readl_dbi(pci, reg); >> + reg_u64 = (bar_addr_lower & PCI_BASE_ADDRESS_MEM_TYPE_MASK); >> + if (reg_u64 == PCI_BASE_ADDRESS_MEM_TYPE_64) >> + bar_addr_upper = dw_pcie_readl_dbi(pci, reg + 4); >> + else >> + bar_addr_upper = 0; >> + >> + tbl_addr = ((u64) bar_addr_upper) << 32 | bar_addr_lower; >> + tbl_addr += (tbl_offset + ((interrupt_num - 1) * PCI_MSIX_ENTRY_SIZE)); >> + tbl_addr &= PCI_BASE_ADDRESS_MEM_MASK; >> + >> + msix_tbl = ioremap_nocache(ep->phys_base + tbl_addr, ep->addr_size); >> + if (!msix_tbl) >> + return -EINVAL; >> + > I think you need to check the mask bit in vector control for the requested IRQ. Yes, you are right. I'll fix it. Regards, Gustavo > You could set the pending bit if masked, but would then need some output > signal to inform when the mask bit is cleared (or poll it) so the message can be sent > later. > > Also, do you need to check PCI_MSIX_FLAGS_ENABLE here as well, or is it checked earlier? > > Regards, > Alan >