Received: by 2002:ac0:a594:0:0:0:0:0 with SMTP id m20-v6csp4346648imm; Mon, 14 May 2018 06:21:00 -0700 (PDT) X-Google-Smtp-Source: AB8JxZq+YDmBNgUblZ2JgU892wKBWlgA3oCBdiuP9/LbMt1z/4g38yIAv47QuM17NW+scngBiLpB X-Received: by 2002:a17:902:274a:: with SMTP id j10-v6mr10167480plg.393.1526304060326; Mon, 14 May 2018 06:21:00 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1526304060; cv=none; d=google.com; s=arc-20160816; b=oegNVVJDqc/ShRlXNdBSLx+OA6NJCAbMsFU5yD6++jMOAzd0/1t0d88BsW/YkZfEmg 1anS1AvktgqOc1ZFnNTqPb4QRSlAMQXaYXOhEr1NvnL7S0LFrvSXfOR2Y8jWpSLVUUZp V8IlgUX8c989zpeDnlbezkKZsI+HXkolv8cWZh2acRTYF5FWXXAntpDtbh4dO4m2Og6U ssqQFT+WEtR5p0b0JNRXkXgRXZmT2M6UxptVxZnoz9q56fPKYeApzw7zZ2j//EL8z43H XSBTtXsHEj58Gc7SxK8mdDwWjxyI/rF4jvRH48jymplIcjX/jIoIA+JBa4iybUqr1Dyj uh5A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=FnDV8ZuGeOkcTX8agTXW6F35X0aWVe6gBiK17Jdprlw=; b=xedXnapdyoSQtWNGbLfIFRLlZePXvq206b04B9UJBZZ0H7Z7Wu3OLrqpo4FW/NgjK0 eokf942BWvY+CgYkGjnUsWwz4bFsbysPD71SCkEFPFIkIEmplOoOrMxMm6o6k8Rpc+wl RHoYAzpnFPgFJiHoh0uUqyinLnqOrb964k44xdNzUfSdLptJdHjvOSW7GMPkIneXesVl VVdDTbWcDo22zAVw3valnpqMxiR/3BNujf1ZoWWMI7x5Ntk5Lckv9tVmLTl0QfzCQYAE 4F435uoHrHfUCqGOM6I6BRCtm+JpNd1VwNUyoYCmy9EoKDXisyjTw0Dy8JQuMsWIwWPU qctQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=VY5sL3eg; dkim=pass header.i=@codeaurora.org header.s=default header.b=VY5sL3eg; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id j84-v6si9844136pfk.203.2018.05.14.06.20.39; Mon, 14 May 2018 06:21:00 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=VY5sL3eg; dkim=pass header.i=@codeaurora.org header.s=default header.b=VY5sL3eg; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S932246AbeENNMj (ORCPT + 99 others); Mon, 14 May 2018 09:12:39 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:44402 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S932217AbeENNMc (ORCPT ); Mon, 14 May 2018 09:12:32 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id E28E060790; Mon, 14 May 2018 13:12:31 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1526303551; bh=h7rH1cm5lVVgWTEyaV8PbPdgOLYKNqSFFAbcfS0T/H4=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=VY5sL3egyefKxSpCvd9aaSK82YfWNIgAb59VNL0I4SuNfXTIEa+Ad6UR42kjMAQis Xrtl2ZyiT3NgBaWJ4kAs5Verq115ijwPfVGpETOUpdoAAYjjrhnUNto6dlf3GfaKq1 6fzSaYvQRsbK4TtvBWI23DkvvPgn6xPuEVcaOIPs= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from lx-ilial.mea.qualcomm.com (unknown [185.23.60.4]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: ilialin@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id BFCBD60790; Mon, 14 May 2018 13:12:25 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1526303551; bh=h7rH1cm5lVVgWTEyaV8PbPdgOLYKNqSFFAbcfS0T/H4=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=VY5sL3egyefKxSpCvd9aaSK82YfWNIgAb59VNL0I4SuNfXTIEa+Ad6UR42kjMAQis Xrtl2ZyiT3NgBaWJ4kAs5Verq115ijwPfVGpETOUpdoAAYjjrhnUNto6dlf3GfaKq1 6fzSaYvQRsbK4TtvBWI23DkvvPgn6xPuEVcaOIPs= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org BFCBD60790 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=ilialin@codeaurora.org From: Ilia Lin To: mturquette@baylibre.com, sboyd@kernel.org, robh@kernel.org, mark.rutland@arm.com, viresh.kumar@linaro.org, nm@ti.com, lgirdwood@gmail.com, broonie@kernel.org, andy.gross@linaro.org, david.brown@linaro.org, catalin.marinas@arm.com, will.deacon@arm.com, rjw@rjwysocki.net, linux-clk@vger.kernel.org Cc: devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-pm@vger.kernel.org, linux-arm-msm@vger.kernel.org, linux-soc@vger.kernel.org, linux-arm-kernel@lists.infradead.org, rnayak@codeaurora.org, ilialin@codeaurora.org, amit.kucheria@linaro.org, nicolas.dechesne@linaro.org, celster@codeaurora.org, tfinkel@codeaurora.org Subject: [PATCH v6 04/14] clk: qcom: Add DT bindings for CPU clock driver for msm8996 Date: Mon, 14 May 2018 16:11:50 +0300 Message-Id: <1526303520-5843-5-git-send-email-ilialin@codeaurora.org> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1526303520-5843-1-git-send-email-ilialin@codeaurora.org> References: <1526303520-5843-1-git-send-email-ilialin@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Each of the CPU clusters (Power and Perf) on msm8996 are clocked via 2 PLLs, a primary and alternate. There are also 2 Mux'es, a primary and secondary all connected together as shown below +-------+ XO | | +------------------>0 | | | PLL/2 | SMUX +----+ +------->1 | | | | | | | +-------+ | +-------+ | +---->0 | | | | +---------------+ | +----------->1 | CPU clk |Primary PLL +----+ PLL_EARLY | | +------> | +------+-----------+ +------>2 PMUX | +---------------+ | | | | | +------+ | +-->3 | +--^+ ACD +-----+ | +-------+ +---------------+ +------+ | |Alt PLL | | | +---------------------------+ +---------------+ PLL_EARLY The primary PLL is what drives the CPU clk, except for times when we are reprogramming the PLL itself (for rate changes) when we temporarily switch to an alternate PLL. A subsequent patch adds support to switch between primary and alternate PLL during rate changes. The primary PLL operates on a single VCO range, between 600MHz and 3GHz. However the CPUs do support OPPs with frequencies between 300MHz and 600MHz. In order to support running the CPUs at those frequencies we end up having to lock the PLL at twice the rate and drive the CPU clk via the PLL/2 output and SMUX. Signed-off-by: Ilia Lin Reviewed-by: Rob Herring --- Documentation/devicetree/bindings/clock/qcom,kryocc.txt | 17 +++++++++++++++++ 1 file changed, 17 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/qcom,kryocc.txt diff --git a/Documentation/devicetree/bindings/clock/qcom,kryocc.txt b/Documentation/devicetree/bindings/clock/qcom,kryocc.txt new file mode 100644 index 0000000..8458783 --- /dev/null +++ b/Documentation/devicetree/bindings/clock/qcom,kryocc.txt @@ -0,0 +1,17 @@ +Qualcomm CPUSS clock controller for Kryo CPUs +---------------------------------------------------- + +Required properties : +- compatible : shall contain only one of the following: + + "qcom,msm8996-apcc" + +- reg : shall contain base register location and length +- #clock-cells : shall contain 1 + +Example: + kryocc: clock-controller@6400000 { + compatible = "qcom,msm8996-apcc"; + reg = <0x6400000 0x90000>; + #clock-cells = <1>; + }; -- 1.9.1