Received: by 2002:ac0:a594:0:0:0:0:0 with SMTP id m20-v6csp3152661imm; Thu, 17 May 2018 04:22:31 -0700 (PDT) X-Google-Smtp-Source: AB8JxZrwGbmd1RZZI9LiilLmWadUTR/Aim12wHdNV95PpQpCjERM0b//94r7MVXC+j2tPMEIn/Fr X-Received: by 2002:a17:902:6b0c:: with SMTP id o12-v6mr4755196plk.159.1526556151927; Thu, 17 May 2018 04:22:31 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1526556151; cv=none; d=google.com; s=arc-20160816; b=YplncCSHPHd8xicY3DSdPNq3A4lWmsRer2TyoFu7j63R2iw3QxntBCa1VW2xadmrx2 Qdyr0p1/0RIMLN3thfbfXy1DTacm7IxXZCH2JiUEpJuxnCFageD2OYynge3KtRMiSjFt OB0uBhCkn/tZ5zIPN3EAdSzITT/2Nl9ijGQo4wg81Ak9/smtd7MlTlO9w4VdPQcB6BM/ +Xl+JHwP5yWMiU3vwIREqv3WGfM8/xtyFP/0MUYmTOmwK1a7E/ewwoEQh01gO68kpvOM 0WX59acvDFBt1rA3Q58HGpNWHaVESnw3yfp0VpCEzN7tel3iSjOpa3rORoa6GErq2d3p vo1A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=UKFiy4T6kJIZzjlqol7F57KqNMa6sI0BSmxMPzbMphk=; b=AlPMGuhMzGRtNErxw3SgEW/8QCdyzjA3eTNS3vplwMQAjins9TKYOUzcaZ+5HVpXjE u6zGcmJVAxtDy9a87pUgK9v1LUKWXTUEFdFvbYtg9vTUyxWOk+YeD29U2RziGBw09j/U hUyER3rY7g+qQ60zG+KYuJ7eFk0YJSkJ/JCBj/udC2M/mnePWv/gnI9RTaklI9zlGRWk gibEZ52XWPY//Ye3jHNrO/DDzKJzn1LrlQ+gwm7YsmtlZvaMybe/p3nzWxTx6PwEh6wN rYXyUgxdHAq8Ie+Fy3bNxYdGBbj2sUDwGvyB/V5KzmVoTNqxX4um6mwmIXLCmKlPI0sK R+DA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=nqr8E4xG; dkim=pass header.i=@codeaurora.org header.s=default header.b=GXCJvh8L; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id a189-v6si3929399pgc.296.2018.05.17.04.22.17; Thu, 17 May 2018 04:22:31 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=nqr8E4xG; dkim=pass header.i=@codeaurora.org header.s=default header.b=GXCJvh8L; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752282AbeEQLU3 (ORCPT + 99 others); Thu, 17 May 2018 07:20:29 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:36416 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751427AbeEQLU0 (ORCPT ); Thu, 17 May 2018 07:20:26 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 7EFE560F6D; Thu, 17 May 2018 11:20:05 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1526556025; bh=RLeKw+yUITeByQPqgWNTo/ziCo4iAaputZTsrtN9p1M=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=nqr8E4xGi8xl6HVAkqettBNRPhJrVBRvCP5ZFH1PROobzt187CVU/irtMXB8rcgUJ 3yynj2RdzSzXc5rJ/eQntlZIpqJwKFLVPOb2ItOJgwQCekUOV26dPVJI5nLK6adC95 3AtF6ZXzlwYdY0KBeJu8dn1ZdAcOVuyskLy+D6IE= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from lx-ilial.mea.qualcomm.com (unknown [185.23.60.4]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: ilialin@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id 31DE960C67; Thu, 17 May 2018 11:19:59 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1526556004; bh=RLeKw+yUITeByQPqgWNTo/ziCo4iAaputZTsrtN9p1M=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=GXCJvh8LNzn5hx69k6UC+dYqorbGvNZ5RFcAg14sunfy5sdQy/6UWfNE3D07Qj6mW r3vR5IonstmC8sYTvyAMl5zcmh4Dc5S/8vU/6N+ABclwDwKjLQOb97hHM2/VBJPMrC 2r+2MzKsJT9nDKu2FW6U4sfrPa7W3dH2bpjTI270= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 31DE960C67 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=ilialin@codeaurora.org From: Ilia Lin To: mturquette@baylibre.com, sboyd@kernel.org, robh@kernel.org, mark.rutland@arm.com, viresh.kumar@linaro.org, nm@ti.com, lgirdwood@gmail.com, broonie@kernel.org, andy.gross@linaro.org, david.brown@linaro.org, catalin.marinas@arm.com, will.deacon@arm.com, rjw@rjwysocki.net, linux-clk@vger.kernel.org Cc: devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-pm@vger.kernel.org, linux-arm-msm@vger.kernel.org, linux-soc@vger.kernel.org, linux-arm-kernel@lists.infradead.org, rnayak@codeaurora.org, ilialin@codeaurora.org, amit.kucheria@linaro.org, nicolas.dechesne@linaro.org, celster@codeaurora.org, tfinkel@codeaurora.org Subject: [PATCH v8 07/15] clk: qcom: cpu-8996: Add support to switch below 600Mhz Date: Thu, 17 May 2018 14:19:07 +0300 Message-Id: <1526555955-29960-8-git-send-email-ilialin@codeaurora.org> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1526555955-29960-1-git-send-email-ilialin@codeaurora.org> References: <1526555955-29960-1-git-send-email-ilialin@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The CPU clock controller's primary PLL operates on a single VCO range, between 600MHz and 3GHz. However the CPUs do support OPPs with frequencies between 300MHz and 600MHz. In order to support running the CPUs at those frequencies we end up having to lock the PLL at twice the rate and drive the CPU clk via the PLL/2 output and SMUX. So for frequencies above 600MHz we follow the following path Primary PLL --> PLL_EARLY --> PMUX(1) --> CPU clk and for frequencies between 300MHz and 600MHz we follow Primary PLL --> PLL/2 --> SMUX(1) --> PMUX(0) --> CPU clk Signed-off-by: Rajendra Nayak Signed-off-by: Ilia Lin --- drivers/clk/qcom/clk-cpu-8996.c | 25 ++++++++++++++++++++++--- 1 file changed, 22 insertions(+), 3 deletions(-) diff --git a/drivers/clk/qcom/clk-cpu-8996.c b/drivers/clk/qcom/clk-cpu-8996.c index 620fdc2..ff5c0a5 100644 --- a/drivers/clk/qcom/clk-cpu-8996.c +++ b/drivers/clk/qcom/clk-cpu-8996.c @@ -68,6 +68,8 @@ enum _pmux_input { NUM_OF_PMUX_INPUTS }; +#define DIV_2_THRESHOLD 600000000 + static const u8 prim_pll_regs[PLL_OFF_MAX_REGS] = { [PLL_OFF_L_VAL] = 0x04, [PLL_OFF_ALPHA_VAL] = 0x08, @@ -95,10 +97,11 @@ enum _pmux_input { static const struct alpha_pll_config hfpll_config = { .l = 60, - .config_ctl_val = 0x200d4828, + .config_ctl_val = 0x200d4aa8, .config_ctl_hi_val = 0x006, .pre_div_mask = BIT(12), .post_div_mask = 0x3 << 8, + .post_div_val = 0x1 << 8, .main_output_mask = BIT(0), .early_output_mask = BIT(3), }; @@ -140,7 +143,7 @@ enum _pmux_input { .vco_mask = 0x3 << 20, .config_ctl_val = 0x4001051b, .post_div_mask = 0x3 << 8, - .post_div_val = 0x1, + .post_div_val = 0x1 << 8, .main_output_mask = BIT(0), .early_output_mask = BIT(3), }; @@ -181,6 +184,7 @@ struct clk_cpu_8996_mux { u8 width; struct notifier_block nb; struct clk_hw *pll; + struct clk_hw *pll_div_2; struct clk_regmap clkr; }; @@ -226,6 +230,13 @@ static int clk_cpu_8996_mux_set_parent(struct clk_hw *hw, u8 index) struct clk_cpu_8996_mux *cpuclk = to_clk_cpu_8996_mux_hw(hw); struct clk_hw *parent = cpuclk->pll; + if (cpuclk->pll_div_2 && req->rate < DIV_2_THRESHOLD) { + if (req->rate < (DIV_2_THRESHOLD / 2)) + return -EINVAL; + + parent = cpuclk->pll_div_2; + } + req->best_parent_rate = clk_hw_round_rate(parent, req->rate); req->best_parent_hw = parent; @@ -237,13 +248,19 @@ int cpu_clk_notifier_cb(struct notifier_block *nb, unsigned long event, { int ret; struct clk_cpu_8996_mux *cpuclk = to_clk_cpu_8996_mux_nb(nb); + struct clk_notifier_data *cnd = data; switch (event) { case PRE_RATE_CHANGE: ret = clk_cpu_8996_mux_set_parent(&cpuclk->clkr.hw, ALT_INDEX); break; case POST_RATE_CHANGE: - ret = clk_cpu_8996_mux_set_parent(&cpuclk->clkr.hw, PLL_INDEX); + if (cnd->new_rate < DIV_2_THRESHOLD) + ret = clk_cpu_8996_mux_set_parent(&cpuclk->clkr.hw, + DIV_2_INDEX); + else + ret = clk_cpu_8996_mux_set_parent(&cpuclk->clkr.hw, + PLL_INDEX); break; default: ret = 0; @@ -295,6 +312,7 @@ int cpu_clk_notifier_cb(struct notifier_block *nb, unsigned long event, .shift = 0, .width = 2, .pll = &pwrcl_pll.clkr.hw, + .pll_div_2 = &pwrcl_smux.clkr.hw, .nb.notifier_call = cpu_clk_notifier_cb, .clkr.hw.init = &(struct clk_init_data) { .name = "pwrcl_pmux", @@ -315,6 +333,7 @@ int cpu_clk_notifier_cb(struct notifier_block *nb, unsigned long event, .shift = 0, .width = 2, .pll = &perfcl_pll.clkr.hw, + .pll_div_2 = &perfcl_smux.clkr.hw, .nb.notifier_call = cpu_clk_notifier_cb, .clkr.hw.init = &(struct clk_init_data) { .name = "perfcl_pmux", -- 1.9.1