Received: by 2002:ac0:a594:0:0:0:0:0 with SMTP id m20-v6csp4034777imm; Thu, 17 May 2018 20:54:19 -0700 (PDT) X-Google-Smtp-Source: AB8JxZov2cdEdtOXJL/+s3lIv+IrwHxOCqJgjtR8UgEVGszhgL6kPu7dRNI34z3SvWE7CZYt/fK/ X-Received: by 2002:a17:902:b490:: with SMTP id y16-v6mr7767235plr.92.1526615659900; Thu, 17 May 2018 20:54:19 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1526615659; cv=none; d=google.com; s=arc-20160816; b=q9/AhlYear90+1AyKSpgDXJAhN0SgD39pbU4oAUvJtag9nqQe9ETRDKiWdpSqGufwr dWgugQjGvAQijS0BoTGshmgoHZDJOCBg7EDIIpeh/r3iOfEsXna12YzubFIAh74YLe1l SYcRqfKSezkCjT9VwN7/K1QWuil3HtNhWWj+emQ7MGfiS7rc/aEHiknb+efsG3Hu/INW P/qLBlsPAijgt/O8K0kv90I9QbEOb1Nqy3oeEfHTzmecvUURVoShPCoVeaYuzjgMhTNi dA+CehI/irbRKdRULPoc9RaTr16qYE63nOhsfQF8M2iRX04akAfUqj2TnqkuPGBk+7Ef R3lg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:arc-authentication-results; bh=kB13ZRJw1Bl1InxegzhkAz2gnBHq0df7L9fJxw/Vrrc=; b=w+tKJtPIvKFUuLNgu0CHJLNxlBYn/FPe/2tje98p6jcVnFOlNg7sDZikXz/yIiS4e7 JSLK8IqzzOCj2Q1k2zFXYOPN/4XsptTCC3LgGdFfRmHsF11vrhl5IEL+Z+YZCw+u6Ipp TpKVlA2sByKJCawalka1cyNRvzazY4E8pLDrk1e61TvpOvKpzJh4/UW9hh7O4HuyiN2u UVTFVf5VGhFJjOgRIZIPFPqW0Vw78/btdDkJlbNvzCZ+HXPTGVJGm+uiKjOWhjyAef+u xoY6DLfVzldIk6OPnQ5G0I8hiw/anpmb+irUINwVcLcfbBpZ8ZB3tuyJi0LUKt95eYiG lfaQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id b77-v6si6718280pfc.320.2018.05.17.20.54.05; Thu, 17 May 2018 20:54:19 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752186AbeERDws (ORCPT + 99 others); Thu, 17 May 2018 23:52:48 -0400 Received: from regular1.263xmail.com ([211.150.99.138]:41116 "EHLO regular1.263xmail.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751698AbeERDwp (ORCPT ); Thu, 17 May 2018 23:52:45 -0400 Received: from djw?t-chip.com.cn (unknown [192.168.167.177]) by regular1.263xmail.com (Postfix) with ESMTP id 008EA7AA8; Fri, 18 May 2018 11:52:41 +0800 (CST) X-263anti-spam: KSV:0; X-MAIL-GRAY: 0 X-MAIL-DELIVERY: 1 X-KSVirus-check: 0 X-ABS-CHECKED: 4 Received: from localhost.localdomain (localhost [127.0.0.1]) by smtp.263.net (Postfix) with ESMTPA id 3299B3D6; Fri, 18 May 2018 11:52:39 +0800 (CST) X-RL-SENDER: djw@t-chip.com.cn X-FST-TO: linux-rockchip@lists.infradead.org X-SENDER-IP: 183.57.25.242 X-LOGIN-NAME: djw@t-chip.com.cn X-UNIQUE-TAG: <122342d70077ac49e98a0ac6d0dfd8f0> X-ATTACHMENT-NUM: 0 X-SENDER: djw@t-chip.com.cn X-DNS-TYPE: 0 Received: from unknown (unknown [183.57.25.242]) by smtp.263.net (Postfix) whith SMTP id 2203OHYE3D; Fri, 18 May 2018 11:52:42 +0800 (CST) From: djw@t-chip.com.cn To: linux-rockchip@lists.infradead.org Cc: Wayne Chou , Levin Du , Heiko Stuebner , devicetree@vger.kernel.org, Linus Walleij , linux-kernel@vger.kernel.org, linux-gpio@vger.kernel.org, Rob Herring , Mark Rutland , linux-arm-kernel@lists.infradead.org Subject: [PATCH v2 2/5] gpio: syscon: Add gpio-syscon for rockchip Date: Fri, 18 May 2018 11:52:05 +0800 Message-Id: <1526615528-9707-2-git-send-email-djw@t-chip.com.cn> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1526615528-9707-1-git-send-email-djw@t-chip.com.cn> References: <1526614328-6869-1-git-send-email-djw@t-chip.com.cn> <1526615528-9707-1-git-send-email-djw@t-chip.com.cn> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Levin Du Some GPIOs sit in the GRF_SOC_CON registers of Rockchip SoCs, which do not belong to the general pinctrl. Adding gpio-syscon support makes controlling regulator or LED using these special pins very easy by reusing existing drivers, such as gpio-regulator and led-gpio. Signed-off-by: Levin Du --- Changes in v2: - Rename gpio_syscon10 to gpio_mute in doc Changes in v1: - Refactured for general gpio-syscon usage for Rockchip SoCs. - Add doc rockchip,gpio-syscon.txt .../bindings/gpio/rockchip,gpio-syscon.txt | 41 ++++++++++++++++++++++ drivers/gpio/gpio-syscon.c | 30 ++++++++++++++++ 2 files changed, 71 insertions(+) create mode 100644 Documentation/devicetree/bindings/gpio/rockchip,gpio-syscon.txt diff --git a/Documentation/devicetree/bindings/gpio/rockchip,gpio-syscon.txt b/Documentation/devicetree/bindings/gpio/rockchip,gpio-syscon.txt new file mode 100644 index 0000000..b1b2a67 --- /dev/null +++ b/Documentation/devicetree/bindings/gpio/rockchip,gpio-syscon.txt @@ -0,0 +1,41 @@ +* Rockchip GPIO support for GRF_SOC_CON registers + +Required properties: +- compatible: Should contain "rockchip,gpio-syscon". +- gpio-controller: Marks the device node as a gpio controller. +- #gpio-cells: Should be two. The first cell is the pin number and + the second cell is used to specify the gpio polarity: + 0 = Active high, + 1 = Active low. +- gpio,syscon-dev: Should contain . + If declared as child of the grf node, the grf_phandle can be 0. + +Example: + +1. As child of grf node: + + grf: syscon@ff100000 { + compatible = "rockchip,rk3328-grf", "syscon", "simple-mfd"; + + gpio_mute: gpio-mute { + compatible = "rockchip,gpio-syscon"; + gpio-controller; + #gpio-cells = <2>; + gpio,syscon-dev = <0 0x0428 0>; + }; + }; + + +2. Not child of grf node: + + grf: syscon@ff100000 { + compatible = "rockchip,rk3328-grf", "syscon", "simple-mfd"; + //... + }; + + gpio_mute: gpio-mute { + compatible = "rockchip,gpio-syscon"; + gpio-controller; + #gpio-cells = <2>; + gpio,syscon-dev = <&grf 0x0428 0>; + }; diff --git a/drivers/gpio/gpio-syscon.c b/drivers/gpio/gpio-syscon.c index 7325b86..e24b408 100644 --- a/drivers/gpio/gpio-syscon.c +++ b/drivers/gpio/gpio-syscon.c @@ -135,6 +135,32 @@ static const struct syscon_gpio_data clps711x_mctrl_gpio = { .dat_bit_offset = 0x40 * 8 + 8, }; +static void rockchip_gpio_set(struct gpio_chip *chip, unsigned int offset, + int val) +{ + struct syscon_gpio_priv *priv = gpiochip_get_data(chip); + unsigned int offs; + u8 bit; + u32 data; + int ret; + + offs = priv->dreg_offset + priv->data->dat_bit_offset + offset; + bit = offs % SYSCON_REG_BITS; + data = (val ? BIT(bit) : 0) | BIT(bit + 16); + ret = regmap_write(priv->syscon, + (offs / SYSCON_REG_BITS) * SYSCON_REG_SIZE, + data); + if (ret < 0) + dev_err(chip->parent, "gpio write failed ret(%d)\n", ret); +} + +static const struct syscon_gpio_data rockchip_gpio_syscon = { + /* Rockchip GRF_SOC_CON Bits 0-15 */ + .flags = GPIO_SYSCON_FEAT_OUT, + .bit_count = 16, + .set = rockchip_gpio_set, +}; + #define KEYSTONE_LOCK_BIT BIT(0) static void keystone_gpio_set(struct gpio_chip *chip, unsigned offset, int val) @@ -175,6 +201,10 @@ static const struct of_device_id syscon_gpio_ids[] = { .compatible = "ti,keystone-dsp-gpio", .data = &keystone_dsp_gpio, }, + { + .compatible = "rockchip,gpio-syscon", + .data = &rockchip_gpio_syscon, + }, { } }; MODULE_DEVICE_TABLE(of, syscon_gpio_ids); -- 2.7.4