Received: by 2002:ac0:a594:0:0:0:0:0 with SMTP id m20-v6csp82012imm; Mon, 21 May 2018 02:38:14 -0700 (PDT) X-Google-Smtp-Source: AB8JxZqYak+v2aNY9fhzU3YMXPMMoiw7YRf7ZDdt5FQfb/tQNYkjA/2rdsQAR2GjLXZkVzBbNtGL X-Received: by 2002:a17:902:9883:: with SMTP id s3-v6mr20020912plp.179.1526895493921; Mon, 21 May 2018 02:38:13 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1526895493; cv=none; d=google.com; s=arc-20160816; b=C+kXKbYyV2QH+873eaV6p2wB2XaHAua0idKJTzTkMISRptwiXeW5g6KuQuT2wW/44K dg/QKN7PKPzZqg9M+VFjLpA0ahu3lZUOsJ00LsNojlXmXXVL94hab0dzEWSSIRuVgPvE Czue58DJnPtPvlQKvwteL/XV4GPiYtVAHaLMLmzNIozaGD2xgCjxDehvZD617YOAhOLN LHs23KcCd3s/aD+Unr7wr5lLlM7lDOktiRK1GkL5Zzr+02vhJlupWjpR8KXP6FXiMf/l 0bIvnQwXUnhEQ1WGTLfYnhzPhBxrjkiKtXsl6EUSZM9KV/b/Qlt4rh6Pb13x95OmrYc0 aKzg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:arc-authentication-results; bh=K/T+8/EAg7m9GF/CURHrA5f3S43heQA6qdTW2QoH1qM=; b=gz57zFQ35EfQAjK3y9/Jo6ok7LyDZ9xMW0N7zYnw1B+jS2t1dTV9zqp7LyaeOyCpL7 JMVBbJYsS7PTMebB3NNaHD24emqkVX2ILoK0IbmuSKuOrprXQweMoShbAmPm9R90fH/R DhzGyGhLAK3KJDholrD/1Pu/P71vSGuUJgcSK9DY6Sb5jagVonkz/oYtaTzJ/hcSCyF4 ecrR8XUh4cMb6Lsch/rCy+ysRY6nXKYBL2yh8FeXLONXfPZk1YCCYoed9MO+uWvDD1GV RbgKyY+8Pi+YWzQkBrebXDi+BXExDaFpstyLAQumJa5BaJ9PzKmd7UyhLwbn2SGmV4XX 7auQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id f59-v6si13940792plb.106.2018.05.21.02.37.59; Mon, 21 May 2018 02:38:13 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752231AbeEUJhf (ORCPT + 99 others); Mon, 21 May 2018 05:37:35 -0400 Received: from mail-pg0-f65.google.com ([74.125.83.65]:43368 "EHLO mail-pg0-f65.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751368AbeEUJha (ORCPT ); Mon, 21 May 2018 05:37:30 -0400 Received: by mail-pg0-f65.google.com with SMTP id p8-v6so6118357pgq.10; Mon, 21 May 2018 02:37:30 -0700 (PDT) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=K/T+8/EAg7m9GF/CURHrA5f3S43heQA6qdTW2QoH1qM=; b=mFoyAVbXYBlmCfRP/8ZyqWl5wAVCSRVvZ4CO2zit7MyPG3lDPSxroBTpwTO6GQL8Xa BCRUrQfhp9IIjxcPVHqxiGevooC9FT0ukgFaUpXOmOU2IcUEQwaWh/6FqlPkmoZZKG1k GpmU9TCoyRDVKfik6n6nHGQE1DMD0cEkhAqgOrfNp7NJbBAyvLlkTug0ZcgC+4WqVSMF FgDgpZYB1Jv8A3vQtBBgQ0u5VOA3U6Mz5s8zouZXOtOxmdcx7xUZB2n00GloK2Mb/Lsn EyEnpcjjkYx7bXyLM47oS5EZDG1wy6z/2YRUczNHgzUcgBTYv8fn7d2mM4da3BtnNpkZ k+5Q== X-Gm-Message-State: ALKqPwfI0CM0fP+Q2DuWYjM472tIhBg8Hcgx1awLed1ZvjMWC01sgPhb ck3+T3CvOGg1Iw2c+c/XUss= X-Received: by 2002:a65:6031:: with SMTP id p17-v6mr15415777pgu.311.1526895450041; Mon, 21 May 2018 02:37:30 -0700 (PDT) Received: from localhost.localdomain ([103.29.142.67]) by smtp.gmail.com with ESMTPSA id a65-v6sm30304678pfg.40.2018.05.21.02.37.24 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Mon, 21 May 2018 02:37:29 -0700 (PDT) From: Lin Huang To: seanpaul@chromium.org, airlied@linux.ie, zyw@rock-chips.com, kishon@ti.com Cc: dianders@chromium.org, briannorris@chromium.org, linux-rockchip@lists.infradead.org, heiko@sntech.de, daniel.vetter@intel.com, jani.nikula@linux.intel.com, dri-devel@lists.freedesktop.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, eballetbo@gmail.com, robh+dt@kernel.org, devicetree@vger.kernel.org, Lin Huang Subject: [PATCH v6 3/5] soc: rockchip: split rockchip_typec_phy struct to separate header Date: Mon, 21 May 2018 17:37:02 +0800 Message-Id: <1526895424-22894-3-git-send-email-hl@rock-chips.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1526895424-22894-1-git-send-email-hl@rock-chips.com> References: <1526895424-22894-1-git-send-email-hl@rock-chips.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org we may use rockchip_phy_typec struct in other driver, so split it to separate header. Signed-off-by: Lin Huang --- Changes in v2: - None Changes in v3: - None Changes in v4: - None Changes in v5: - None Changes in v6: - new patch here drivers/phy/rockchip/phy-rockchip-typec.c | 47 +---------------------- include/soc/rockchip/rockchip_phy_typec.h | 63 +++++++++++++++++++++++++++++++ 2 files changed, 64 insertions(+), 46 deletions(-) create mode 100644 include/soc/rockchip/rockchip_phy_typec.h diff --git a/drivers/phy/rockchip/phy-rockchip-typec.c b/drivers/phy/rockchip/phy-rockchip-typec.c index 76a4b58..795055f 100644 --- a/drivers/phy/rockchip/phy-rockchip-typec.c +++ b/drivers/phy/rockchip/phy-rockchip-typec.c @@ -63,6 +63,7 @@ #include #include +#include #define CMN_SSM_BANDGAP (0x21 << 2) #define CMN_SSM_BIAS (0x22 << 2) @@ -349,52 +350,6 @@ #define MODE_DFP_USB BIT(1) #define MODE_DFP_DP BIT(2) -struct usb3phy_reg { - u32 offset; - u32 enable_bit; - u32 write_enable; -}; - -/** - * struct rockchip_usb3phy_port_cfg: usb3-phy port configuration. - * @reg: the base address for usb3-phy config. - * @typec_conn_dir: the register of type-c connector direction. - * @usb3tousb2_en: the register of type-c force usb2 to usb2 enable. - * @external_psm: the register of type-c phy external psm clock. - * @pipe_status: the register of type-c phy pipe status. - * @usb3_host_disable: the register of type-c usb3 host disable. - * @usb3_host_port: the register of type-c usb3 host port. - * @uphy_dp_sel: the register of type-c phy DP select control. - */ -struct rockchip_usb3phy_port_cfg { - unsigned int reg; - struct usb3phy_reg typec_conn_dir; - struct usb3phy_reg usb3tousb2_en; - struct usb3phy_reg external_psm; - struct usb3phy_reg pipe_status; - struct usb3phy_reg usb3_host_disable; - struct usb3phy_reg usb3_host_port; - struct usb3phy_reg uphy_dp_sel; -}; - -struct rockchip_typec_phy { - struct device *dev; - void __iomem *base; - struct extcon_dev *extcon; - struct regmap *grf_regs; - struct clk *clk_core; - struct clk *clk_ref; - struct reset_control *uphy_rst; - struct reset_control *pipe_rst; - struct reset_control *tcphy_rst; - const struct rockchip_usb3phy_port_cfg *port_cfgs; - /* mutex to protect access to individual PHYs */ - struct mutex lock; - - bool flip; - u8 mode; -}; - struct phy_reg { u16 value; u32 addr; diff --git a/include/soc/rockchip/rockchip_phy_typec.h b/include/soc/rockchip/rockchip_phy_typec.h new file mode 100644 index 0000000..be6af0e --- /dev/null +++ b/include/soc/rockchip/rockchip_phy_typec.h @@ -0,0 +1,63 @@ +/* SPDX-License-Identifier: GPL-2.0 */ +/* + * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd + * Author: Lin Huang + */ + +#ifndef __SOC_ROCKCHIP_PHY_TYPEC_H +#define __SOC_ROCKCHIP_PHY_TYPEC_H + +struct usb3phy_reg { + u32 offset; + u32 enable_bit; + u32 write_enable; +}; + +/** + * struct rockchip_usb3phy_port_cfg: usb3-phy port configuration. + * @reg: the base address for usb3-phy config. + * @typec_conn_dir: the register of type-c connector direction. + * @usb3tousb2_en: the register of type-c force usb2 to usb2 enable. + * @external_psm: the register of type-c phy external psm clock. + * @pipe_status: the register of type-c phy pipe status. + * @usb3_host_disable: the register of type-c usb3 host disable. + * @usb3_host_port: the register of type-c usb3 host port. + * @uphy_dp_sel: the register of type-c phy DP select control. + */ +struct rockchip_usb3phy_port_cfg { + unsigned int reg; + struct usb3phy_reg typec_conn_dir; + struct usb3phy_reg usb3tousb2_en; + struct usb3phy_reg external_psm; + struct usb3phy_reg pipe_status; + struct usb3phy_reg usb3_host_disable; + struct usb3phy_reg usb3_host_port; + struct usb3phy_reg uphy_dp_sel; +}; + +struct phy_config { + int swing; + int pe; +}; + +struct rockchip_typec_phy { + struct device *dev; + void __iomem *base; + struct extcon_dev *extcon; + struct regmap *grf_regs; + struct clk *clk_core; + struct clk *clk_ref; + struct reset_control *uphy_rst; + struct reset_control *pipe_rst; + struct reset_control *tcphy_rst; + const struct rockchip_usb3phy_port_cfg *port_cfgs; + /* mutex to protect access to individual PHYs */ + struct mutex lock; + struct phy_config config[3][4]; + bool flip; + u8 mode; + int (*typec_phy_config)(struct phy *phy, int link_rate, + int lanes, u8 swing, u8 pre_emp); +}; + +#endif -- 2.7.4