Received: by 2002:ac0:a594:0:0:0:0:0 with SMTP id m20-v6csp788663imm; Mon, 21 May 2018 14:28:56 -0700 (PDT) X-Google-Smtp-Source: AB8JxZqMZEosYSA5FbXFxhvRL7iYeuX4zDTb1gQvcmsxF3rNGRLQbTK9u+bzOziH3p7YEMjo438z X-Received: by 2002:a63:2485:: with SMTP id k127-v6mr16881251pgk.434.1526938136917; Mon, 21 May 2018 14:28:56 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1526938136; cv=none; d=google.com; s=arc-20160816; b=pJR/Z5tbhihmvuS1I/BTjWntz8tEbWyFrUMis+i1M8Ze+3jX8eFmM2N+sPEw20W7JF Gl7dCW/Of7mQQhjOfgDLnLXp/NewLFOC4LhYSZWx00R0Qb/ALJ21Xsd29CrX6xYBXvoS GWnx0XjRJW97gkCl20z5iuaPc920VifOu3PaEFQe7crfft4lwQJxVZwO09NiE2FzOkeb 2gOIuZIMe67EJyxzieFB00ueWCtAFTOW3fBO3m6JATQxU2r4bEtlN5u95RPIjfF4N7ST BhVIgvIq3jKLJx3tKU3Y11+QCQeOPEF6xisaAmmYzZa3wJMHL2TKnQNxe4crSfxJg+4p /9uw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from:dkim-signature :arc-authentication-results; bh=FtADI9RsjA2TFpUlxTGPes9BgfW+reTVrKmohV88Qtc=; b=MEqNtpMxZP9W/47Qw3qrA4e5ZWtvO07RIoL8xKftD29q1mixmkJSMhLY7hZWZVk/lj P+5A6TWqVcTmFQC5+ye/el/jsc0OED2x6jtEKaanLpmBi5gXn5zyNOC/3FRV9dSwUB+Q WEGm9AIzcxEO372sJ5kg+fdabVHTw7Nubnp9vGY3nDzX8UYVLOdpjwA7urqhpRzBG83d glA8LqDyJDFSIsmCjaWRzlItZXQHydroiTlrX7TOc57dcpcG342n274rQxxYB+HuLYXm vsvz87GRWGtwmGw3A62triO3OeXehVPNjaTHNK6ne7ea1LXUkEFJhB1Ors/gXlMfFegE QG/Q== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=2GudnV59; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id z21-v6si1264981pgn.498.2018.05.21.14.28.42; Mon, 21 May 2018 14:28:56 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=2GudnV59; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S932709AbeEUV1L (ORCPT + 99 others); Mon, 21 May 2018 17:27:11 -0400 Received: from mail.kernel.org ([198.145.29.99]:41884 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S932315AbeEUV1F (ORCPT ); Mon, 21 May 2018 17:27:05 -0400 Received: from localhost (LFbn-1-12247-202.w90-92.abo.wanadoo.fr [90.92.61.202]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id B867720853; Mon, 21 May 2018 21:27:03 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1526938024; bh=WGE4axZg44xyHR3TRe06VS9wOwBPZ+e4BDezKMznvO4=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=2GudnV594Jm5+Isd7APbVz0U/jfQObbr8uZhtYjlbPP0QJvgNwJ/OXkg7YWKC+jve /+QBSVHVG6gzrL+j/zhJ/d0Dk6Vz+mR8T5xicndTZzslH5Sf19Gav1Jqvkvtvjh8H8 Dv9u0dnDf7mN0S/bBecWEj9gVNL/ys4k+KNPVgh8= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Tom Lendacky , Thomas Gleixner , Borislav Petkov Subject: [PATCH 4.16 101/110] x86/speculation: Add virtualized speculative store bypass disable support Date: Mon, 21 May 2018 23:12:38 +0200 Message-Id: <20180521210514.610099742@linuxfoundation.org> X-Mailer: git-send-email 2.17.0 In-Reply-To: <20180521210503.823249477@linuxfoundation.org> References: <20180521210503.823249477@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.16-stable review patch. If anyone has any objections, please let me know. ------------------ From: Tom Lendacky commit 11fb0683493b2da112cd64c9dada221b52463bf7 upstream Some AMD processors only support a non-architectural means of enabling speculative store bypass disable (SSBD). To allow a simplified view of this to a guest, an architectural definition has been created through a new CPUID bit, 0x80000008_EBX[25], and a new MSR, 0xc001011f. With this, a hypervisor can virtualize the existence of this definition and provide an architectural method for using SSBD to a guest. Add the new CPUID feature, the new MSR and update the existing SSBD support to use this MSR when present. Signed-off-by: Tom Lendacky Signed-off-by: Thomas Gleixner Reviewed-by: Borislav Petkov Signed-off-by: Greg Kroah-Hartman --- arch/x86/include/asm/cpufeatures.h | 1 + arch/x86/include/asm/msr-index.h | 2 ++ arch/x86/kernel/cpu/bugs.c | 4 +++- arch/x86/kernel/process.c | 13 ++++++++++++- 4 files changed, 18 insertions(+), 2 deletions(-) --- a/arch/x86/include/asm/cpufeatures.h +++ b/arch/x86/include/asm/cpufeatures.h @@ -282,6 +282,7 @@ #define X86_FEATURE_AMD_IBPB (13*32+12) /* "" Indirect Branch Prediction Barrier */ #define X86_FEATURE_AMD_IBRS (13*32+14) /* "" Indirect Branch Restricted Speculation */ #define X86_FEATURE_AMD_STIBP (13*32+15) /* "" Single Thread Indirect Branch Predictors */ +#define X86_FEATURE_VIRT_SSBD (13*32+25) /* Virtualized Speculative Store Bypass Disable */ /* Thermal and Power Management Leaf, CPUID level 0x00000006 (EAX), word 14 */ #define X86_FEATURE_DTHERM (14*32+ 0) /* Digital Thermal Sensor */ --- a/arch/x86/include/asm/msr-index.h +++ b/arch/x86/include/asm/msr-index.h @@ -347,6 +347,8 @@ #define MSR_AMD64_SEV_ENABLED_BIT 0 #define MSR_AMD64_SEV_ENABLED BIT_ULL(MSR_AMD64_SEV_ENABLED_BIT) +#define MSR_AMD64_VIRT_SPEC_CTRL 0xc001011f + /* Fam 17h MSRs */ #define MSR_F17H_IRPERF 0xc00000e9 --- a/arch/x86/kernel/cpu/bugs.c +++ b/arch/x86/kernel/cpu/bugs.c @@ -205,7 +205,9 @@ static void x86_amd_ssb_disable(void) { u64 msrval = x86_amd_ls_cfg_base | x86_amd_ls_cfg_ssbd_mask; - if (boot_cpu_has(X86_FEATURE_LS_CFG_SSBD)) + if (boot_cpu_has(X86_FEATURE_VIRT_SSBD)) + wrmsrl(MSR_AMD64_VIRT_SPEC_CTRL, SPEC_CTRL_SSBD); + else if (boot_cpu_has(X86_FEATURE_LS_CFG_SSBD)) wrmsrl(MSR_AMD64_LS_CFG, msrval); } --- a/arch/x86/kernel/process.c +++ b/arch/x86/kernel/process.c @@ -388,6 +388,15 @@ static __always_inline void amd_set_core } #endif +static __always_inline void amd_set_ssb_virt_state(unsigned long tifn) +{ + /* + * SSBD has the same definition in SPEC_CTRL and VIRT_SPEC_CTRL, + * so ssbd_tif_to_spec_ctrl() just works. + */ + wrmsrl(MSR_AMD64_VIRT_SPEC_CTRL, ssbd_tif_to_spec_ctrl(tifn)); +} + static __always_inline void intel_set_ssb_state(unsigned long tifn) { u64 msr = x86_spec_ctrl_base | ssbd_tif_to_spec_ctrl(tifn); @@ -397,7 +406,9 @@ static __always_inline void intel_set_ss static __always_inline void __speculative_store_bypass_update(unsigned long tifn) { - if (static_cpu_has(X86_FEATURE_LS_CFG_SSBD)) + if (static_cpu_has(X86_FEATURE_VIRT_SSBD)) + amd_set_ssb_virt_state(tifn); + else if (static_cpu_has(X86_FEATURE_LS_CFG_SSBD)) amd_set_core_ssb_state(tifn); else intel_set_ssb_state(tifn);