Received: by 2002:ac0:a594:0:0:0:0:0 with SMTP id m20-v6csp521847imm; Wed, 23 May 2018 00:43:48 -0700 (PDT) X-Google-Smtp-Source: AB8JxZrwhS9PRlEqP1ScXKL+OjbZYUOk8zhUAbj1PzoWJCWHI1WVbu313kAR/2B+Iwa02kipxsZt X-Received: by 2002:a17:902:2702:: with SMTP id c2-v6mr1803695plb.297.1527061428458; Wed, 23 May 2018 00:43:48 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1527061428; cv=none; d=google.com; s=arc-20160816; b=RWmXXkU5ZuvU9QPXz5+PNb0SHv3pWtzhFIIqkzlnCWjqOnTS7bEpfLXbQzAX4IlB6i RuVUw1tYPfM1TuVUBdGt1vSKjb4PzKP5rwyNPPGZI0IpvmCcID4/yZSCtxgTJo+342C+ 6FFIGBhTKH3Z/LmaYwgfUqWldkGFfRASCObnRSMfMMVZU98aaKUBsu+njq/K7aS1eQeV i6V2r0I+bJXoJ9rb20q0mfl2u91J/yvVMwYHOR6xxo2o3eyqwYxmecs46nn4IN5SMUfO 5j3qeaJTRfTPS2dg/PjNlJCGxA0nrxfTIHbiCf5aC1DP30AZcFEkKYCwI8aMJpNYAjz5 Y4mw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:arc-authentication-results; bh=RJDD/KiVTbAn074SEhusjzoQ5wQtVYlsqeRMtdcpues=; b=C3zqPLq+ceJ0GSCm7CGeq9gNux2WITa7iN5Uzc/BUIPgI0V7DpmEeO5TC8/ULSTXa+ zClOIEWq/bIWh7+32g7TItmriMd+hsqtKvI5bZ1uWODHrTsA0oM3kbBLYjkYktD8kD09 RiZcfhQ87ABXwBznldmwbmvffhPILot27kgqAEqUhXC/WXfGxOL1Sqkk110W9nTKvSSq VmLJ/NrN5ssh9NWdHfD2F0O3DOB6DhAHQ3uY0WxE+MBfP6BpgxVCxWRp3ssZo7CRTQw0 /UlY1npt8D3g215QziIbUCgihmoFUUijQzIWEvZ9CuDGhI/jWGYGAV8liVXSPqtk/IG7 8Tkg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id k186-v6si14526416pge.122.2018.05.23.00.43.33; Wed, 23 May 2018 00:43:48 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S932130AbeEWHnA (ORCPT + 99 others); Wed, 23 May 2018 03:43:00 -0400 Received: from mail-pl0-f68.google.com ([209.85.160.68]:41832 "EHLO mail-pl0-f68.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S932114AbeEWHmw (ORCPT ); Wed, 23 May 2018 03:42:52 -0400 Received: by mail-pl0-f68.google.com with SMTP id az12-v6so12495208plb.8; Wed, 23 May 2018 00:42:52 -0700 (PDT) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=RJDD/KiVTbAn074SEhusjzoQ5wQtVYlsqeRMtdcpues=; b=sPKrZ7ZQkcU/L+6Kra0byplTrv57iIQ753pIAU+MVXL7dX1uOzyue5ZQ1JmbCZ8PDv b0bYPlt2aQ5m3UPV8C7h1Iiwkullx0C+UbRgXstzDcWPI5zmoTH0ifpp9nSgM2TeUsZG mtXvfGlWHH0Iigx+C+LxPm0mwds4sVzUbgEXWjgzKaeMdIK2RAECyKjmWqGT31A2qckX f8WQfZVn+6uA8mGp89xMoaG96hlcFhsd8F9Sgd9GkFomGITnbpY6WHredn4/+2YYXxXG FB6GkuOxgDOy5anaHeZHLacJKhBH1YJ99dB7WmucJKWT8mDZ2cRoI9nhXwV/M/2l6c/+ Y6WQ== X-Gm-Message-State: ALKqPwepPIKuedhn8eqx0CTgz5EHP1Zh5mK+QjA28T9uci/4wmQ24QYX A5kTrRXaOx+mvuXuSQQ3sKw= X-Received: by 2002:a17:902:a702:: with SMTP id w2-v6mr1841289plq.8.1527061372068; Wed, 23 May 2018 00:42:52 -0700 (PDT) Received: from localhost.localdomain ([103.29.142.67]) by smtp.gmail.com with ESMTPSA id j74-v6sm41139540pfk.25.2018.05.23.00.42.47 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Wed, 23 May 2018 00:42:51 -0700 (PDT) From: Lin Huang To: seanpaul@chromium.org, airlied@linux.ie, zyw@rock-chips.com, kishon@ti.com Cc: dianders@chromium.org, briannorris@chromium.org, linux-rockchip@lists.infradead.org, heiko@sntech.de, daniel.vetter@intel.com, dri-devel@lists.freedesktop.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, eballetbo@gmail.com, robh+dt@kernel.org, devicetree@vger.kernel.org, Lin Huang Subject: [PATCH v7 3/5] soc: rockchip: split rockchip_typec_phy struct to separate header Date: Wed, 23 May 2018 15:42:31 +0800 Message-Id: <1527061353-16902-3-git-send-email-hl@rock-chips.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1527061353-16902-1-git-send-email-hl@rock-chips.com> References: <1527061353-16902-1-git-send-email-hl@rock-chips.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org we may use rockchip_phy_typec struct in other driver, so split it to separate header. Signed-off-by: Lin Huang --- Changes in v2: - None Changes in v3: - None Changes in v4: - None Changes in v5: - None Changes in v6: - new patch here Changes in v7: - move new element to next patch drivers/phy/rockchip/phy-rockchip-typec.c | 47 +------------------------- include/soc/rockchip/rockchip_phy_typec.h | 55 +++++++++++++++++++++++++++++++ 2 files changed, 56 insertions(+), 46 deletions(-) create mode 100644 include/soc/rockchip/rockchip_phy_typec.h diff --git a/drivers/phy/rockchip/phy-rockchip-typec.c b/drivers/phy/rockchip/phy-rockchip-typec.c index 76a4b58..795055f 100644 --- a/drivers/phy/rockchip/phy-rockchip-typec.c +++ b/drivers/phy/rockchip/phy-rockchip-typec.c @@ -63,6 +63,7 @@ #include #include +#include #define CMN_SSM_BANDGAP (0x21 << 2) #define CMN_SSM_BIAS (0x22 << 2) @@ -349,52 +350,6 @@ #define MODE_DFP_USB BIT(1) #define MODE_DFP_DP BIT(2) -struct usb3phy_reg { - u32 offset; - u32 enable_bit; - u32 write_enable; -}; - -/** - * struct rockchip_usb3phy_port_cfg: usb3-phy port configuration. - * @reg: the base address for usb3-phy config. - * @typec_conn_dir: the register of type-c connector direction. - * @usb3tousb2_en: the register of type-c force usb2 to usb2 enable. - * @external_psm: the register of type-c phy external psm clock. - * @pipe_status: the register of type-c phy pipe status. - * @usb3_host_disable: the register of type-c usb3 host disable. - * @usb3_host_port: the register of type-c usb3 host port. - * @uphy_dp_sel: the register of type-c phy DP select control. - */ -struct rockchip_usb3phy_port_cfg { - unsigned int reg; - struct usb3phy_reg typec_conn_dir; - struct usb3phy_reg usb3tousb2_en; - struct usb3phy_reg external_psm; - struct usb3phy_reg pipe_status; - struct usb3phy_reg usb3_host_disable; - struct usb3phy_reg usb3_host_port; - struct usb3phy_reg uphy_dp_sel; -}; - -struct rockchip_typec_phy { - struct device *dev; - void __iomem *base; - struct extcon_dev *extcon; - struct regmap *grf_regs; - struct clk *clk_core; - struct clk *clk_ref; - struct reset_control *uphy_rst; - struct reset_control *pipe_rst; - struct reset_control *tcphy_rst; - const struct rockchip_usb3phy_port_cfg *port_cfgs; - /* mutex to protect access to individual PHYs */ - struct mutex lock; - - bool flip; - u8 mode; -}; - struct phy_reg { u16 value; u32 addr; diff --git a/include/soc/rockchip/rockchip_phy_typec.h b/include/soc/rockchip/rockchip_phy_typec.h new file mode 100644 index 0000000..4afe039 --- /dev/null +++ b/include/soc/rockchip/rockchip_phy_typec.h @@ -0,0 +1,55 @@ +/* SPDX-License-Identifier: GPL-2.0 */ +/* + * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd + * Author: Lin Huang + */ + +#ifndef __SOC_ROCKCHIP_PHY_TYPEC_H +#define __SOC_ROCKCHIP_PHY_TYPEC_H + +struct usb3phy_reg { + u32 offset; + u32 enable_bit; + u32 write_enable; +}; + +/** + * struct rockchip_usb3phy_port_cfg: usb3-phy port configuration. + * @reg: the base address for usb3-phy config. + * @typec_conn_dir: the register of type-c connector direction. + * @usb3tousb2_en: the register of type-c force usb2 to usb2 enable. + * @external_psm: the register of type-c phy external psm clock. + * @pipe_status: the register of type-c phy pipe status. + * @usb3_host_disable: the register of type-c usb3 host disable. + * @usb3_host_port: the register of type-c usb3 host port. + * @uphy_dp_sel: the register of type-c phy DP select control. + */ +struct rockchip_usb3phy_port_cfg { + unsigned int reg; + struct usb3phy_reg typec_conn_dir; + struct usb3phy_reg usb3tousb2_en; + struct usb3phy_reg external_psm; + struct usb3phy_reg pipe_status; + struct usb3phy_reg usb3_host_disable; + struct usb3phy_reg usb3_host_port; + struct usb3phy_reg uphy_dp_sel; +}; + +struct rockchip_typec_phy { + struct device *dev; + void __iomem *base; + struct extcon_dev *extcon; + struct regmap *grf_regs; + struct clk *clk_core; + struct clk *clk_ref; + struct reset_control *uphy_rst; + struct reset_control *pipe_rst; + struct reset_control *tcphy_rst; + const struct rockchip_usb3phy_port_cfg *port_cfgs; + /* mutex to protect access to individual PHYs */ + struct mutex lock; + bool flip; + u8 mode; +}; + +#endif -- 2.7.4