Received: by 2002:ac0:a594:0:0:0:0:0 with SMTP id m20-v6csp1938693imm; Thu, 24 May 2018 03:15:46 -0700 (PDT) X-Google-Smtp-Source: AB8JxZpUiNluoG2UJlKtQKzjU+xKdNiMKjW/yJJvj6wdleirSp56eBXjZ3xPTqVSqlH0Giu+IfmT X-Received: by 2002:a17:902:5502:: with SMTP id f2-v6mr6713451pli.108.1527156946793; Thu, 24 May 2018 03:15:46 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1527156946; cv=none; d=google.com; s=arc-20160816; b=q+7ynzJ8vG1Lqi8OAFQ8J/+xM6vRvf5bqqtzOEFnY5tr60AUpkshvSBllC67Xu1PYK +qcjetc7TFgHKQonbL6Ln0oAvRJ4EduaO5TJ145TNLQfB48dyH3BPpNH52VZ0dQ2UMxQ xP/K5jtx1BhMFeddJJV59bqSQpBRNauHh+lmrPgEYRgt7LO6UFBmowEinHOgi97JPIOa kFV9PmTm3CHinWe63gVo/HkT2SGYSWPQdfmL/fjtN94yGShuXsPSJwwWAgl0beja9hL8 PI3z+8mJCFKePvtxjxB0PQuOjON5blVhB0M+Stw5MgOu+7tGE34zLjH6uT/8KF9+xVjh Rn2w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from:dkim-signature :arc-authentication-results; bh=ZzaUMyD15xsrfUiwQbNSbefdAxP+727Vs15OEJ6DNyU=; b=AauGLdrE0XX1as2Hg6WVaNbWRLxkAU9dZMOgI4/IEcEp7v5i3+UHJaKmwQ6Cv6knT8 2aIQSUo7xuOSxp8B7IA17e1dRm/W40r/8g4X0H77+6943czqmkZ/muglNL58TyFl04py 0cVmEtue49dPA21ub1z9XuPE2vSMZdvEJZNwV6b8vFceHP1SIWkAp8y4jOyOzdUrsHV5 L6yZ1Ro1cqivwaLnBErv0jF0Hrtx9KWLxPWHKnh8vJgtAGhYwAK2XiVs64uKthU8EEYQ 7f3YThKzgzACGW9AT1sabjP5PLflbJu/JMmnTPXvxUBzISvN37RuTWeGS5SEYJwJfnt5 O6eg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=Hk1XOgU5; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id x14-v6si20341788pfn.41.2018.05.24.03.15.32; Thu, 24 May 2018 03:15:46 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=Hk1XOgU5; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1031759AbeEXKOQ (ORCPT + 99 others); Thu, 24 May 2018 06:14:16 -0400 Received: from mail.kernel.org ([198.145.29.99]:54056 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1031463AbeEXKEo (ORCPT ); Thu, 24 May 2018 06:04:44 -0400 Received: from localhost (LFbn-1-12247-202.w90-92.abo.wanadoo.fr [90.92.61.202]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 0781820870; Thu, 24 May 2018 10:04:42 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1527156283; bh=r/mzt1mHs4RwZGUDarFlLTiJHtpnMZsitN8bn9mZbNI=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=Hk1XOgU5lL0t+5VJlyGRoS3+7O1i7Iksv/ZyUt93lAauwB7DjZfpKayZpP6FM27cO htN99LwO4YbjwLhVqFRSwP+S1Ir+ZFwF8YZbgt/ByDmT5Yw1U8cTlfpZa8n5ugsZPS vgLgRzXe4QJS0MAXR0R5iIJV7F+tnO42Pqa7AieI= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Andrzej Hajda , Tomasz Figa , Chanwoo Choi , Sylwester Nawrocki , Sasha Levin Subject: [PATCH 4.16 129/161] clk: samsung: exynos5433: Fix PLL rates Date: Thu, 24 May 2018 11:39:14 +0200 Message-Id: <20180524093033.808546894@linuxfoundation.org> X-Mailer: git-send-email 2.17.0 In-Reply-To: <20180524093018.331893860@linuxfoundation.org> References: <20180524093018.331893860@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.16-stable review patch. If anyone has any objections, please let me know. ------------------ From: Andrzej Hajda [ Upstream commit ab0447845cffc0fd752df2ccd6b4e34006000ce4 ] Rates declared in PLL rate tables should match exactly rates calculated from the PLL coefficients. If that is not the case, rate of the PLL's child clock might be set not as expected. For instance, if in the PLL rates table we have a 393216000 Hz entry and the real value as returned by the PLL's recalc_rate callback is 393216003, after setting PLL's clk rate to 393216000 clk_get_rate will return 393216003. If we now attempt to set rate of a PLL's child divider clock to 393216000/2 its rate will be 131072001, rather than 196608000. That is, the divider will be set to 3 instead of 2, because 393216003/2 is greater than 196608000. To fix this issue declared rates are changed to exactly match rates generated by the PLL, as calculated from the P, M, S, K coefficients. Signed-off-by: Andrzej Hajda Acked-by: Tomasz Figa Acked-by: Chanwoo Choi Signed-off-by: Sylwester Nawrocki Signed-off-by: Sasha Levin Signed-off-by: Greg Kroah-Hartman --- drivers/clk/samsung/clk-exynos5433.c | 12 ++++++------ 1 file changed, 6 insertions(+), 6 deletions(-) --- a/drivers/clk/samsung/clk-exynos5433.c +++ b/drivers/clk/samsung/clk-exynos5433.c @@ -729,7 +729,7 @@ static const struct samsung_pll_rate_tab PLL_35XX_RATE(800000000U, 400, 6, 1), PLL_35XX_RATE(733000000U, 733, 12, 1), PLL_35XX_RATE(700000000U, 175, 3, 1), - PLL_35XX_RATE(667000000U, 222, 4, 1), + PLL_35XX_RATE(666000000U, 222, 4, 1), PLL_35XX_RATE(633000000U, 211, 4, 1), PLL_35XX_RATE(600000000U, 500, 5, 2), PLL_35XX_RATE(552000000U, 460, 5, 2), @@ -757,12 +757,12 @@ static const struct samsung_pll_rate_tab /* AUD_PLL */ static const struct samsung_pll_rate_table exynos5433_aud_pll_rates[] __initconst = { PLL_36XX_RATE(400000000U, 200, 3, 2, 0), - PLL_36XX_RATE(393216000U, 197, 3, 2, -25690), + PLL_36XX_RATE(393216003U, 197, 3, 2, -25690), PLL_36XX_RATE(384000000U, 128, 2, 2, 0), - PLL_36XX_RATE(368640000U, 246, 4, 2, -15729), - PLL_36XX_RATE(361507200U, 181, 3, 2, -16148), - PLL_36XX_RATE(338688000U, 113, 2, 2, -6816), - PLL_36XX_RATE(294912000U, 98, 1, 3, 19923), + PLL_36XX_RATE(368639991U, 246, 4, 2, -15729), + PLL_36XX_RATE(361507202U, 181, 3, 2, -16148), + PLL_36XX_RATE(338687988U, 113, 2, 2, -6816), + PLL_36XX_RATE(294912002U, 98, 1, 3, 19923), PLL_36XX_RATE(288000000U, 96, 1, 3, 0), PLL_36XX_RATE(252000000U, 84, 1, 3, 0), { /* sentinel */ }