Received: by 2002:ac0:a594:0:0:0:0:0 with SMTP id m20-v6csp1940041imm; Thu, 24 May 2018 03:17:12 -0700 (PDT) X-Google-Smtp-Source: AB8JxZpC8laZWMf7o7pKLvc9Ew2Rblm92KU3JxJHTq8txu3SbnG8/QQ4InBziRjZRTKe4Am4QpJt X-Received: by 2002:a17:902:b7ca:: with SMTP id v10-v6mr4083421plz.224.1527157032660; Thu, 24 May 2018 03:17:12 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1527157032; cv=none; d=google.com; s=arc-20160816; b=EOikSgg6L6n5nUK++CdDbV5XdLaNTG1Glalz17D8jVt2Rwsa2jTnRU7Oy/XPyB/zv+ yUU7BTchUQmYddeK+PDNznhgLu8htogD9Q55ZoSvF8tCOw98PRVUhZiKZY3V/CUGxaRg miqypiLrkhw1+rJu02BEjl+t4b/oIuqYnS2t87atmKplkUkTq4MnKNKb9P/8BL5EhWTD 4bgmqKGyHzs9obLmG8pFzKO8uGkK8kt9bmvn3Sqi/19Hp9QAKYFowIoYdIahsOsSnFP8 Jpyj+XGhvwQcJ1h/q6HKR6Zgm3bLeGzLC06tJ/FKgEVEUzVjt0/p3cwdhqFJQF53SZSY ERuQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from:dkim-signature :arc-authentication-results; bh=ied/Kf+fo5/1h+Tu3w5aN1ya8xRjdWcJKkVghSA/Il8=; b=mq1MNM+aFJxRq5+2BM6xIcAYLiA1b+1P03N3X2bbv/gyBZVMs25XGkWGZfGvvZf1/A mTGcFPflDEVoVxdxVrwHKpDmWBfg5tzcg1Wei65ZdBurkfsJNk9BCfYcYotgJTc6OIQr mp3gvVCR7H0KJr9IddICzjkv6a1jQx6ePgXVqWG/xI3Bla/nVL3ct2knU01F+tkkaTaI jql9ib3ZjYULhLRo/IQ8sHv98P7gVrei+jcGJPHp29tabkBe+PxC6ASElhORPqli+7oR T96IY34PLVdVktzR1BncsNf8+U4tPJIe4nua+RoZno+aBYq+vjC1cMO2R4gykkaoeiKF jtGg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=XPjUx6vp; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id x17-v6si21304979pfh.354.2018.05.24.03.16.58; Thu, 24 May 2018 03:17:12 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=XPjUx6vp; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1031569AbeEXKPC (ORCPT + 99 others); Thu, 24 May 2018 06:15:02 -0400 Received: from mail.kernel.org ([198.145.29.99]:53942 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1031095AbeEXKEf (ORCPT ); Thu, 24 May 2018 06:04:35 -0400 Received: from localhost (LFbn-1-12247-202.w90-92.abo.wanadoo.fr [90.92.61.202]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id CBB24208A1; Thu, 24 May 2018 10:04:34 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1527156275; bh=YapArgGp1llLirGoBhJf2Y8aJ5r0/iRfAqxfZZlhnJA=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=XPjUx6vprZAmzn/c2gBLHPlAgVVTJqH0S5E/8MTpyiOYkpMC5i8IupN1EMKMv3gtp qeArs50kCCxd4Ykx1ewjGwetLJJNJThd+FEsJMmln46ssZ51f/55ssu/Xh/YKxSSGy AVYs7OaSfqvTVrleN4lxXcAX/S1QREct4kVj5pck= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Andrzej Hajda , Tomasz Figa , Chanwoo Choi , Sylwester Nawrocki , Sasha Levin Subject: [PATCH 4.16 126/161] clk: samsung: s3c2410: Fix PLL rates Date: Thu, 24 May 2018 11:39:11 +0200 Message-Id: <20180524093033.399659398@linuxfoundation.org> X-Mailer: git-send-email 2.17.0 In-Reply-To: <20180524093018.331893860@linuxfoundation.org> References: <20180524093018.331893860@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.16-stable review patch. If anyone has any objections, please let me know. ------------------ From: Andrzej Hajda [ Upstream commit 179db533c08431f509a3823077549773d519358b ] Rates declared in PLL rate tables should match exactly rates calculated from the PLL coefficients. If that is not the case, rate of the PLL's child clock might be set not as expected. For instance, if in the PLL rates table we have a 393216000 Hz entry and the real value as returned by the PLL's recalc_rate callback is 393216003, after setting PLL's clk rate to 393216000 clk_get_rate will return 393216003. If we now attempt to set rate of a PLL's child divider clock to 393216000/2 its rate will be 131072001, rather than 196608000. That is, the divider will be set to 3 instead of 2, because 393216003/2 is greater than 196608000. To fix this issue declared rates are changed to exactly match rates generated by the PLL, as calculated from the P, M, S, K coefficients. Signed-off-by: Andrzej Hajda Acked-by: Tomasz Figa Acked-by: Chanwoo Choi Signed-off-by: Sylwester Nawrocki Signed-off-by: Sasha Levin Signed-off-by: Greg Kroah-Hartman --- drivers/clk/samsung/clk-s3c2410.c | 16 ++++++++-------- 1 file changed, 8 insertions(+), 8 deletions(-) --- a/drivers/clk/samsung/clk-s3c2410.c +++ b/drivers/clk/samsung/clk-s3c2410.c @@ -168,7 +168,7 @@ static struct samsung_pll_rate_table pll PLL_35XX_RATE(226000000, 105, 1, 1), PLL_35XX_RATE(210000000, 132, 2, 1), /* 2410 common */ - PLL_35XX_RATE(203000000, 161, 3, 1), + PLL_35XX_RATE(202800000, 161, 3, 1), PLL_35XX_RATE(192000000, 88, 1, 1), PLL_35XX_RATE(186000000, 85, 1, 1), PLL_35XX_RATE(180000000, 82, 1, 1), @@ -178,18 +178,18 @@ static struct samsung_pll_rate_table pll PLL_35XX_RATE(147000000, 90, 2, 1), PLL_35XX_RATE(135000000, 82, 2, 1), PLL_35XX_RATE(124000000, 116, 1, 2), - PLL_35XX_RATE(118000000, 150, 2, 2), + PLL_35XX_RATE(118500000, 150, 2, 2), PLL_35XX_RATE(113000000, 105, 1, 2), - PLL_35XX_RATE(101000000, 127, 2, 2), + PLL_35XX_RATE(101250000, 127, 2, 2), PLL_35XX_RATE(90000000, 112, 2, 2), - PLL_35XX_RATE(85000000, 105, 2, 2), + PLL_35XX_RATE(84750000, 105, 2, 2), PLL_35XX_RATE(79000000, 71, 1, 2), - PLL_35XX_RATE(68000000, 82, 2, 2), - PLL_35XX_RATE(56000000, 142, 2, 3), + PLL_35XX_RATE(67500000, 82, 2, 2), + PLL_35XX_RATE(56250000, 142, 2, 3), PLL_35XX_RATE(48000000, 120, 2, 3), - PLL_35XX_RATE(51000000, 161, 3, 3), + PLL_35XX_RATE(50700000, 161, 3, 3), PLL_35XX_RATE(45000000, 82, 1, 3), - PLL_35XX_RATE(34000000, 82, 2, 3), + PLL_35XX_RATE(33750000, 82, 2, 3), { /* sentinel */ }, };