Received: by 2002:ac0:a594:0:0:0:0:0 with SMTP id m20-v6csp2016082imm; Thu, 24 May 2018 04:33:54 -0700 (PDT) X-Google-Smtp-Source: AB8JxZr+Gg5OmCQv1xVbdA2cwM8ziZgSPvGDBLNuzaWnCK99WQWHBp2ff2QZKE6iOZJ5YjXurVxH X-Received: by 2002:a17:902:b58e:: with SMTP id a14-v6mr7033117pls.261.1527161634225; Thu, 24 May 2018 04:33:54 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1527161634; cv=none; d=google.com; s=arc-20160816; b=jk8QhotslUuHLLLtqL2fxCuLfU4KqZBKW3/q78H0EpTozXFA6qrwKidaXxY3kfQvf/ dm2ZYqW0XTx3rkqnWGDw/ch61ncKNMjHEFrMTK2ycwpOPUsB35MaAIdUx1JTGcQeb2p1 jAaviFeg4y5JQIJjtyt8SZwbi+Ng7eIhjf33coZI4C1iRg4H4kLmDVFKdY2tOz7vwfeD okHAj9WtwNLHx8yAVLV9aQ1X04IL8cyN24K0dpRRE7nENfW0o4wKLyrNETiaGzlSsB8d hYIH8I/wE8MC8W9m2RAJeJwzQRbT6fhmqu3NfYhb64tW2D1/fkKW5s/aVALp3KhpA+yd ncBQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from:dkim-signature :arc-authentication-results; bh=zZY68KeG1vH3XHlMEAdKM57GONRHmHdGPvih1CR10I4=; b=r2WL7aXxJkaw4q543jkxNyHx0gcjDs7e30q0JuFPVS5DmjhLWYYfL7Qtf4iNGMqYOr EajPG75Z0OcoPnqVgQUfG6IQFIT6K2o1JV2E5G36vWCk/2daTL6tjv+RgRUrW6Icpc3E MuHvo9fGT+OT91aB8lkPy+irP4sZIIeA+jmSuOlaC8cGMPx0fJ/CzyDdEx89rneWiuGC 0SpwNrSAkdEC3tq4QKOzIVJIiqBMYP+JM1kk5rzUrrahvtbM3V08Gse4q6XbLCvGIGp9 4u2g5jRrr4nFX/yDpM3psfZj/vM80SO1GcZFp8y3yBDNLxY1t3gYYneV2jqHASsZDGuW B0NA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=X/jG3D+v; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id a68-v6si21810102pli.158.2018.05.24.04.33.39; Thu, 24 May 2018 04:33:54 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=X/jG3D+v; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S967587AbeEXJub (ORCPT + 99 others); Thu, 24 May 2018 05:50:31 -0400 Received: from mail.kernel.org ([198.145.29.99]:41130 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S967553AbeEXJuQ (ORCPT ); Thu, 24 May 2018 05:50:16 -0400 Received: from localhost (LFbn-1-12247-202.w90-92.abo.wanadoo.fr [90.92.61.202]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 1583B20870; Thu, 24 May 2018 09:50:14 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1527155415; bh=AZQWde1M/cpL8MIghFxCz0LUTBSjID+kpACx9GEe9b0=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=X/jG3D+vi0PMWiUTj+FiMq+OdmvtAl8KNaRx0/bb2AoI8u1CO3R5jguT+YBK7ApMe KpymfFPicAYMIL3tbgQL2r4TanMEldvceknatcOAQlLhuRVXss8BH12YvoRbQHQa4/ +z0fygsdf77kodspiRmR5Tu4wqeOBw6qptbWPLCE= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Andrzej Hajda , Tomasz Figa , Chanwoo Choi , Sylwester Nawrocki , Sasha Levin Subject: [PATCH 4.9 78/96] clk: samsung: exynos5433: Fix PLL rates Date: Thu, 24 May 2018 11:39:01 +0200 Message-Id: <20180524093609.860368100@linuxfoundation.org> X-Mailer: git-send-email 2.17.0 In-Reply-To: <20180524093605.602125311@linuxfoundation.org> References: <20180524093605.602125311@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.9-stable review patch. If anyone has any objections, please let me know. ------------------ From: Andrzej Hajda [ Upstream commit ab0447845cffc0fd752df2ccd6b4e34006000ce4 ] Rates declared in PLL rate tables should match exactly rates calculated from the PLL coefficients. If that is not the case, rate of the PLL's child clock might be set not as expected. For instance, if in the PLL rates table we have a 393216000 Hz entry and the real value as returned by the PLL's recalc_rate callback is 393216003, after setting PLL's clk rate to 393216000 clk_get_rate will return 393216003. If we now attempt to set rate of a PLL's child divider clock to 393216000/2 its rate will be 131072001, rather than 196608000. That is, the divider will be set to 3 instead of 2, because 393216003/2 is greater than 196608000. To fix this issue declared rates are changed to exactly match rates generated by the PLL, as calculated from the P, M, S, K coefficients. Signed-off-by: Andrzej Hajda Acked-by: Tomasz Figa Acked-by: Chanwoo Choi Signed-off-by: Sylwester Nawrocki Signed-off-by: Sasha Levin Signed-off-by: Greg Kroah-Hartman --- drivers/clk/samsung/clk-exynos5433.c | 12 ++++++------ 1 file changed, 6 insertions(+), 6 deletions(-) --- a/drivers/clk/samsung/clk-exynos5433.c +++ b/drivers/clk/samsung/clk-exynos5433.c @@ -725,7 +725,7 @@ static const struct samsung_pll_rate_tab PLL_35XX_RATE(800000000U, 400, 6, 1), PLL_35XX_RATE(733000000U, 733, 12, 1), PLL_35XX_RATE(700000000U, 175, 3, 1), - PLL_35XX_RATE(667000000U, 222, 4, 1), + PLL_35XX_RATE(666000000U, 222, 4, 1), PLL_35XX_RATE(633000000U, 211, 4, 1), PLL_35XX_RATE(600000000U, 500, 5, 2), PLL_35XX_RATE(552000000U, 460, 5, 2), @@ -751,12 +751,12 @@ static const struct samsung_pll_rate_tab /* AUD_PLL */ static const struct samsung_pll_rate_table exynos5443_aud_pll_rates[] __initconst = { PLL_36XX_RATE(400000000U, 200, 3, 2, 0), - PLL_36XX_RATE(393216000U, 197, 3, 2, -25690), + PLL_36XX_RATE(393216003U, 197, 3, 2, -25690), PLL_36XX_RATE(384000000U, 128, 2, 2, 0), - PLL_36XX_RATE(368640000U, 246, 4, 2, -15729), - PLL_36XX_RATE(361507200U, 181, 3, 2, -16148), - PLL_36XX_RATE(338688000U, 113, 2, 2, -6816), - PLL_36XX_RATE(294912000U, 98, 1, 3, 19923), + PLL_36XX_RATE(368639991U, 246, 4, 2, -15729), + PLL_36XX_RATE(361507202U, 181, 3, 2, -16148), + PLL_36XX_RATE(338687988U, 113, 2, 2, -6816), + PLL_36XX_RATE(294912002U, 98, 1, 3, 19923), PLL_36XX_RATE(288000000U, 96, 1, 3, 0), PLL_36XX_RATE(252000000U, 84, 1, 3, 0), { /* sentinel */ }