Received: by 2002:ac0:a594:0:0:0:0:0 with SMTP id m20-v6csp2017288imm; Thu, 24 May 2018 04:35:10 -0700 (PDT) X-Google-Smtp-Source: AB8JxZpBE2mov3fnF1XAfPmMH7QZblIGroId2ko8ifpHJHy/jLAt/tXTZP/xzZuz20CvljIr80jQ X-Received: by 2002:a17:902:6503:: with SMTP id b3-v6mr2007968plk.147.1527161710184; Thu, 24 May 2018 04:35:10 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1527161710; cv=none; d=google.com; s=arc-20160816; b=tglwGpE50PlRQMtOC9Ru/AU9UlBrcShC4yhyQFbstTTmY7hYDLPPetCIymuSoWGCUr Wy1FEz2m/GMn1XGYAKWKLdpOIJn/AP+mADoYovdQEKzxLU4JNMzRbuwJD+ThF/VgXY3h hWuLjryM2E8rNNhSlcgoLkSZtzMmcynI1/Oa8l4IkY7zlcTcXsCGCYfYFRsDL17AbuO5 MyWy/slmmfvnfn834rxOOAt6mVvLiLMWaoiMIePNlffw4JjRu45EWmSJkAXHpj6raHnh ub4Ll3jYhIdK+dMKlvKKEV7uPDkJZr5OLzLC58A2UonVkrG0hSWHs3iIkjI7ec+oY5Hz riFg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from:dkim-signature :arc-authentication-results; bh=bAKxX6JcAMXercbyJ5OKPBLNPsQAkc461/BaiAmsRFA=; b=e2NWgEThv36A4ylp7PwlPhavgF9IJlbQ0RyjvL058+8I/Iar/n8HMG7qr4/59wJCmN ZgN2GvjhPCrwRAUeY8yR5O6163okDN8UKEtiGPzOxRqSZ38O4QRjWaY7XRH1Oxxq53Fm Mhho3jDkgHClOZvxjmyYGfN/QhqQUv734irzQ7GhaHtjN9n/D8UBGa/pis5vMSHpN6Wo Ueim9Oy6kvnRf1mr/iNXXFUYWS7UyvpyOYM9W7CWK1+DzGDjQUKV8cdpivnRgVaCtWNd FfSNTphB1WTtUlGbLMjxy0AQ+gyBESbrzAK4uZ2jNBOtXigJiPApy2HEo5wNABptuVLG 06Kw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=Q1AC9agg; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id z6-v6si5808278pgp.102.2018.05.24.04.34.55; Thu, 24 May 2018 04:35:10 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=Q1AC9agg; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S967168AbeEXJuW (ORCPT + 99 others); Thu, 24 May 2018 05:50:22 -0400 Received: from mail.kernel.org ([198.145.29.99]:40680 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S967520AbeEXJuI (ORCPT ); Thu, 24 May 2018 05:50:08 -0400 Received: from localhost (LFbn-1-12247-202.w90-92.abo.wanadoo.fr [90.92.61.202]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 26DF920847; Thu, 24 May 2018 09:50:06 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1527155407; bh=qT2yX5ZTNzse93vclfZwVvtfTEfPrUQGs8Jsq8Pkerc=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=Q1AC9aggIvYKyFcB+g1frKwMyLUvqJh3tb498yJ7ONmVwBg4ncv+i+qOu8e6LcDBj nqwJY141PIVKUVRzxehH3uLY+m4Oy6A22BM8iPxuWgw83juElmthWWvJUE4Kq+F0ki fzv9YQvNd2rlhr5S11UGNdcv/7T7huw41lRt48c0= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Andrzej Hajda , Tomasz Figa , Chanwoo Choi , Sylwester Nawrocki , Sasha Levin Subject: [PATCH 4.9 75/96] clk: samsung: s3c2410: Fix PLL rates Date: Thu, 24 May 2018 11:38:58 +0200 Message-Id: <20180524093609.719047285@linuxfoundation.org> X-Mailer: git-send-email 2.17.0 In-Reply-To: <20180524093605.602125311@linuxfoundation.org> References: <20180524093605.602125311@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.9-stable review patch. If anyone has any objections, please let me know. ------------------ From: Andrzej Hajda [ Upstream commit 179db533c08431f509a3823077549773d519358b ] Rates declared in PLL rate tables should match exactly rates calculated from the PLL coefficients. If that is not the case, rate of the PLL's child clock might be set not as expected. For instance, if in the PLL rates table we have a 393216000 Hz entry and the real value as returned by the PLL's recalc_rate callback is 393216003, after setting PLL's clk rate to 393216000 clk_get_rate will return 393216003. If we now attempt to set rate of a PLL's child divider clock to 393216000/2 its rate will be 131072001, rather than 196608000. That is, the divider will be set to 3 instead of 2, because 393216003/2 is greater than 196608000. To fix this issue declared rates are changed to exactly match rates generated by the PLL, as calculated from the P, M, S, K coefficients. Signed-off-by: Andrzej Hajda Acked-by: Tomasz Figa Acked-by: Chanwoo Choi Signed-off-by: Sylwester Nawrocki Signed-off-by: Sasha Levin Signed-off-by: Greg Kroah-Hartman --- drivers/clk/samsung/clk-s3c2410.c | 16 ++++++++-------- 1 file changed, 8 insertions(+), 8 deletions(-) --- a/drivers/clk/samsung/clk-s3c2410.c +++ b/drivers/clk/samsung/clk-s3c2410.c @@ -168,7 +168,7 @@ static struct samsung_pll_rate_table pll PLL_35XX_RATE(226000000, 105, 1, 1), PLL_35XX_RATE(210000000, 132, 2, 1), /* 2410 common */ - PLL_35XX_RATE(203000000, 161, 3, 1), + PLL_35XX_RATE(202800000, 161, 3, 1), PLL_35XX_RATE(192000000, 88, 1, 1), PLL_35XX_RATE(186000000, 85, 1, 1), PLL_35XX_RATE(180000000, 82, 1, 1), @@ -178,18 +178,18 @@ static struct samsung_pll_rate_table pll PLL_35XX_RATE(147000000, 90, 2, 1), PLL_35XX_RATE(135000000, 82, 2, 1), PLL_35XX_RATE(124000000, 116, 1, 2), - PLL_35XX_RATE(118000000, 150, 2, 2), + PLL_35XX_RATE(118500000, 150, 2, 2), PLL_35XX_RATE(113000000, 105, 1, 2), - PLL_35XX_RATE(101000000, 127, 2, 2), + PLL_35XX_RATE(101250000, 127, 2, 2), PLL_35XX_RATE(90000000, 112, 2, 2), - PLL_35XX_RATE(85000000, 105, 2, 2), + PLL_35XX_RATE(84750000, 105, 2, 2), PLL_35XX_RATE(79000000, 71, 1, 2), - PLL_35XX_RATE(68000000, 82, 2, 2), - PLL_35XX_RATE(56000000, 142, 2, 3), + PLL_35XX_RATE(67500000, 82, 2, 2), + PLL_35XX_RATE(56250000, 142, 2, 3), PLL_35XX_RATE(48000000, 120, 2, 3), - PLL_35XX_RATE(51000000, 161, 3, 3), + PLL_35XX_RATE(50700000, 161, 3, 3), PLL_35XX_RATE(45000000, 82, 1, 3), - PLL_35XX_RATE(34000000, 82, 2, 3), + PLL_35XX_RATE(33750000, 82, 2, 3), { /* sentinel */ }, };