Received: by 2002:ac0:a594:0:0:0:0:0 with SMTP id m20-v6csp3412250imm; Fri, 25 May 2018 05:23:52 -0700 (PDT) X-Google-Smtp-Source: AB8JxZoCUTSTu+4KEJE/frivjCMWBmsNmJ5vJdHYFAK2pL8f/mbstSb+QXpexAp6c78Ft/phROjq X-Received: by 2002:a63:7f1b:: with SMTP id a27-v6mr974773pgd.410.1527251032491; Fri, 25 May 2018 05:23:52 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1527251032; cv=none; d=google.com; s=arc-20160816; b=cMv+u7tP5h1p85a60ZmkZ7A8VZi37DlEaOskKXppfB+fOKo3GFsA1SLvAMa9wXEQT6 hKGzhtjQ6tccC7+kizCUBfkkwyiWZj01makYt8ckgP3R6BWEByxRQcFD0vvK+U9/j1VF sh9LU/wwiRMVGkrMf9NgoCI8F5j52iYwIUqW4e9Qu9A/21EEUSUtCRSJC5JANicFTMqv Kt5We1KITy4nfAvweKcxqLqlAM20fvq2FATb0JRf2F9lzqdkgbC675kmh0E3om/Bre2+ 01NgmeNA2kNNTuM+u/H97G30mhkxtuDw9z3u/waUnIwZOBWfuZdH0fwU9iXIRMoTgRao cKKA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=t7MUPZVTB6vC4tyoZI6MhZeBVUWLHc1KXWYMCIzpv8A=; b=i1NsrpLf0Bye5sv42gvYsUj40dzKDOxdh7docp3FfLpE6L4Ss0mZ88nAyvr91M7hbR /A7T84msaL8H/9v+N7qmPijxdol3fGQfLqh2A2/wbnQbw58ibVA4M1R82vUQ10TQTCsp Myv78SnQBdLxWP92M+8S5O1JVLLP1kcEsvoNGkPglXbuaFqpvO1M2YajknOfNa6r/XYv 3fmRe4V7fYvC/1vmev5tMqyDbCYOxXg1L7hMWt6F3bGcXUybKn7p6bTw6jWGuMntyROo Y8mNBlkzGl67A7wjaMXuPEVIezZD2DStmiV5Rmvt2ykvQ33JKb51NVlngLy8rVrTcpbE bgPA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=K42dKy7O; dkim=pass header.i=@codeaurora.org header.s=default header.b=Kf22dBSI; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id n5-v6si18633363pgp.659.2018.05.25.05.23.37; Fri, 25 May 2018 05:23:52 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=K42dKy7O; dkim=pass header.i=@codeaurora.org header.s=default header.b=Kf22dBSI; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S967113AbeEYMXE (ORCPT + 99 others); Fri, 25 May 2018 08:23:04 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:49716 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S967001AbeEYMXC (ORCPT ); Fri, 25 May 2018 08:23:02 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 12A8360F8F; Fri, 25 May 2018 12:23:02 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1527250982; bh=Err1tqqQmXjsi9cT4HytQAKdk4PqYrHxbBnxZsFPDls=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=K42dKy7OrG84LAQR2O1j07Stc+VKNsvMyKTChbhXKgnscQtQaLMEHyRJR6PAWOFP/ oxxid1zZyGK80E0vrhlaYRnqOWuYB2zl6HE93OfLy7HpBQvoCRhrBwYQjWXqF+cLC9 SnP1wt1gck8hfcV5oJgaNw+Yb/l7RvTgId79zLdU= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from absahu-linux.qualcomm.com (blr-c-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.19.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: absahu@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id C375860C54; Fri, 25 May 2018 12:22:56 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1527250980; bh=Err1tqqQmXjsi9cT4HytQAKdk4PqYrHxbBnxZsFPDls=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=Kf22dBSI0oxT8/tX52W2eP1FpFGgSySdNQtoBbIg75Yy3ket0mhqLaOCLG/WPfW58 /n/0vhAR6bijq5TeFnTgjpNb3EN1VmPVbzi7LLTXjbsN34K8/oX1spxXF6Ivevk1Mg F4uPpOCFQ8C5pSVr2IZzHY6CRVzpqXa/CpE6qACs= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org C375860C54 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=absahu@codeaurora.org From: Abhishek Sahu To: Boris Brezillon Cc: David Woodhouse , Brian Norris , Marek Vasut , Richard Weinberger , Cyrille Pitchen , Miquel Raynal , linux-arm-msm@vger.kernel.org, linux-kernel@vger.kernel.org, linux-mtd@lists.infradead.org, Andy Gross , Archit Taneja , Abhishek Sahu Subject: [PATCH v3 14/16] mtd: rawnand: qcom: check for operation errors in case of raw read Date: Fri, 25 May 2018 17:51:42 +0530 Message-Id: <1527250904-21988-15-git-send-email-absahu@codeaurora.org> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1527250904-21988-1-git-send-email-absahu@codeaurora.org> References: <1527250904-21988-1-git-send-email-absahu@codeaurora.org> MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Currently there is no error checking for raw read. For raw reads, there won’t be any ECC failure but the operational failures are possible, so schedule the NAND_FLASH_STATUS read after each codeword. Signed-off-by: Abhishek Sahu --- * Changes from v2: NONE * Changes from v1: 1. Removed the code for copy_last_cw. drivers/mtd/nand/raw/qcom_nandc.c | 58 +++++++++++++++++++++++++++------------ 1 file changed, 40 insertions(+), 18 deletions(-) diff --git a/drivers/mtd/nand/raw/qcom_nandc.c b/drivers/mtd/nand/raw/qcom_nandc.c index f72bc8a..87f900e 100644 --- a/drivers/mtd/nand/raw/qcom_nandc.c +++ b/drivers/mtd/nand/raw/qcom_nandc.c @@ -1096,7 +1096,8 @@ static void config_nand_page_read(struct qcom_nand_controller *nandc) * Helper to prepare DMA descriptors for configuring registers * before reading each codeword in NAND page. */ -static void config_nand_cw_read(struct qcom_nand_controller *nandc) +static void +config_nand_cw_read(struct qcom_nand_controller *nandc, bool use_ecc) { if (nandc->props->is_bam) write_reg_dma(nandc, NAND_READ_LOCATION_0, 4, @@ -1105,19 +1106,25 @@ static void config_nand_cw_read(struct qcom_nand_controller *nandc) write_reg_dma(nandc, NAND_FLASH_CMD, 1, NAND_BAM_NEXT_SGL); write_reg_dma(nandc, NAND_EXEC_CMD, 1, NAND_BAM_NEXT_SGL); - read_reg_dma(nandc, NAND_FLASH_STATUS, 2, 0); - read_reg_dma(nandc, NAND_ERASED_CW_DETECT_STATUS, 1, - NAND_BAM_NEXT_SGL); + if (use_ecc) { + read_reg_dma(nandc, NAND_FLASH_STATUS, 2, 0); + read_reg_dma(nandc, NAND_ERASED_CW_DETECT_STATUS, 1, + NAND_BAM_NEXT_SGL); + } else { + read_reg_dma(nandc, NAND_FLASH_STATUS, 1, NAND_BAM_NEXT_SGL); + } } /* * Helper to prepare dma descriptors to configure registers needed for reading a * single codeword in page */ -static void config_nand_single_cw_page_read(struct qcom_nand_controller *nandc) +static void +config_nand_single_cw_page_read(struct qcom_nand_controller *nandc, + bool use_ecc) { config_nand_page_read(nandc); - config_nand_cw_read(nandc); + config_nand_cw_read(nandc, use_ecc); } /* @@ -1198,7 +1205,7 @@ static int nandc_param(struct qcom_nand_host *host) nandc->buf_count = 512; memset(nandc->data_buffer, 0xff, nandc->buf_count); - config_nand_single_cw_page_read(nandc); + config_nand_single_cw_page_read(nandc, false); read_data_dma(nandc, FLASH_BUF_ACC, nandc->data_buffer, nandc->buf_count, 0); @@ -1563,6 +1570,23 @@ struct read_stats { __le32 erased_cw; }; +/* reads back FLASH_STATUS register set by the controller */ +static int check_flash_errors(struct qcom_nand_host *host, int cw_cnt) +{ + struct nand_chip *chip = &host->chip; + struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip); + int i; + + for (i = 0; i < cw_cnt; i++) { + u32 flash = le32_to_cpu(nandc->reg_read_buf[i]); + + if (flash & (FS_OP_ERR | FS_MPU_ERR)) + return -EIO; + } + + return 0; +} + /* * reads back status registers set by the controller to notify page read * errors. this is equivalent to what 'ecc->correct()' would do. @@ -1729,7 +1753,7 @@ static int read_page_ecc(struct qcom_nand_host *host, u8 *data_buf, } } - config_nand_cw_read(nandc); + config_nand_cw_read(nandc, true); if (data_buf) read_data_dma(nandc, FLASH_BUF_ACC, data_buf, @@ -1839,7 +1863,7 @@ static int qcom_nandc_read_page_raw(struct mtd_info *mtd, nandc_set_read_loc(nandc, 3, read_loc, oob_size2, 1); } - config_nand_cw_read(nandc); + config_nand_cw_read(nandc, false); read_data_dma(nandc, reg_off, data_buf, data_size1, 0); reg_off += data_size1; @@ -1858,12 +1882,13 @@ static int qcom_nandc_read_page_raw(struct mtd_info *mtd, } ret = submit_descs(nandc); - if (ret) + free_descs(nandc); + if (ret) { dev_err(nandc->dev, "failure to read raw page\n"); + return ret; + } - free_descs(nandc); - - return ret; + return check_flash_errors(host, ecc->steps); } /* implements ecc->read_oob() */ @@ -2082,7 +2107,6 @@ static int qcom_nandc_block_bad(struct mtd_info *mtd, loff_t ofs) struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip); struct nand_ecc_ctrl *ecc = &chip->ecc; int page, ret, bbpos, bad = 0; - u32 flash_status; u8 *bbm_bytes_buf = chip->data_buf; page = (int)(ofs >> chip->page_shift) & chip->pagemask; @@ -2109,7 +2133,7 @@ static int qcom_nandc_block_bad(struct mtd_info *mtd, loff_t ofs) * bbpos offset. */ nandc_set_read_loc(nandc, 0, bbpos, host->bbm_size, 1); - config_nand_single_cw_page_read(nandc); + config_nand_single_cw_page_read(nandc, host->use_ecc); read_data_dma(nandc, FLASH_BUF_ACC + bbpos, bbm_bytes_buf, host->bbm_size, 0); @@ -2120,9 +2144,7 @@ static int qcom_nandc_block_bad(struct mtd_info *mtd, loff_t ofs) goto err; } - flash_status = le32_to_cpu(nandc->reg_read_buf[0]); - - if (flash_status & (FS_OP_ERR | FS_MPU_ERR)) { + if (check_flash_errors(host, 1)) { dev_warn(nandc->dev, "error when trying to read BBM\n"); goto err; } -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation