Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp2005609imm; Sun, 27 May 2018 23:01:59 -0700 (PDT) X-Google-Smtp-Source: AB8JxZqGDX+aKXSt+EDvXJyTisoQ2q4ptMBuagdbcaWI2PJO9P9gSW4YKIbOjhT7463goNIWj6Eu X-Received: by 2002:a63:b506:: with SMTP id y6-v6mr9677660pge.213.1527487319358; Sun, 27 May 2018 23:01:59 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1527487319; cv=none; d=google.com; s=arc-20160816; b=0n7ZIW1uIRUxkKK8C04elKlmKFO9kedA85FhgXi5oI8PZZdCoZdI8iBdKgPOvfDH8/ ua4W+wbt4RNTkeJMmKsqXaAs2qySVjHk0bfm09CaCrMTw2d0bqldSq2LyIS5Na/aCx4p npF1F7HmI2BHIsLmsn7MRbJzkmxyVepL3YIKyGFt5VL8FFlYCCTGh/6wTnXR6MRPeYTD 9LpYzvAOeh+A4P3qjd3tYUiY2Wxj4zy8G+23Nkq5NV5/cDMHpnr5tz/BO4Jo4ZF0XwE5 HENkW93AQFkmsyHB+rVToKa3LhxFSIK0qdPqfP/4H8wsBa6dduoZ2vvXKBaSxrQZZ41S xl0Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:message-id:references :in-reply-to:subject:cc:to:from:date:content-transfer-encoding :mime-version:dkim-signature:dkim-signature :arc-authentication-results; bh=2TrTbbLHsb8Gzj0ERNWwUx21eA00NhxlVXRiK0A+hfY=; b=tDiuJCcl1VxFGRUE2i6Z58Q30KsgOKwrcWJtApBFqlfQudaJCABwc5kUHG01SiEfK2 aX1muQNRIsYMdMxQp9U5IzUtNQTb+Rb6DX/N2DE9RZPUs203LzdOY03oCrSJ9g1YnGLE BAAM9eSVAElxBxEXPEWy+RPps9V/zJQtt8EBoirZ0JBx1nx+lmnMefA3dhvmbLiJBnZQ MU9yz24WNygOWTz89BxKLkFvpeKfpfe4GVeClSHNQf1OK62wRBz5U2D0OdCiRHOwCM9w OlDrBzHIFhRzxnuBUZrI94rUaAZ3o5UMRl+59fSh4/DbA5dnM8gOQcUAdj4aOv2ZMnFJ X3HA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=fNARuSSy; dkim=pass header.i=@codeaurora.org header.s=default header.b=U14czYaQ; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id b62-v6si2168586pfm.104.2018.05.27.23.01.44; Sun, 27 May 2018 23:01:59 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=fNARuSSy; dkim=pass header.i=@codeaurora.org header.s=default header.b=U14czYaQ; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1753369AbeE1GBe (ORCPT + 99 others); Mon, 28 May 2018 02:01:34 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:58052 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1752658AbeE1GBc (ORCPT ); Mon, 28 May 2018 02:01:32 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 07F5460B23; Mon, 28 May 2018 06:01:32 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1527487292; bh=+1b8MgVpldP8Qf7dhz1oGm6KeC9tHzbyI/tocT/a7fg=; h=Date:From:To:Cc:Subject:In-Reply-To:References:From; b=fNARuSSyXi9JpgUetyULmveXPGZugeobiNUJr0+c1A5qRPea/3JeVcG5gC6m36Wr/ lKDXT5unujF96PSdw6XtkXOPzj5oghQV6RvCpaPeneov8DsBv99areUccb2IwjiC/R 5a3XGRPNvmENKzKGZVkxQFbN21ytMd/UdHlwubpE= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from mail.codeaurora.org (localhost.localdomain [127.0.0.1]) by smtp.codeaurora.org (Postfix) with ESMTP id A4A03600E2; Mon, 28 May 2018 06:01:30 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1527487290; bh=+1b8MgVpldP8Qf7dhz1oGm6KeC9tHzbyI/tocT/a7fg=; h=Date:From:To:Cc:Subject:In-Reply-To:References:From; b=U14czYaQBgiBzJqrqrxxHvIRy2pG569ddoGagv59TcRkR8vDbpPVf6rSdIRDh1ZH5 E9l44LHRIU7EJsaC9yqiUvSUO3ZUUjCvI+4ofAMZaOr/MdquCr+2Nw70NpmWHgJ86X E7NPZMr0D6J8P0k/5yWRsQUIWoX2hDhRJHB8GDa0= MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8; format=flowed Content-Transfer-Encoding: 8bit Date: Mon, 28 May 2018 11:31:30 +0530 From: Abhishek Sahu To: Miquel Raynal Cc: Boris Brezillon , David Woodhouse , Brian Norris , Marek Vasut , Richard Weinberger , Cyrille Pitchen , linux-arm-msm@vger.kernel.org, linux-kernel@vger.kernel.org, linux-mtd@lists.infradead.org, Andy Gross , Archit Taneja Subject: Re: [PATCH v3 06/16] mtd: rawnand: qcom: use the ecc strength from device parameter In-Reply-To: <20180526104305.6f957db9@xps13> References: <1527250904-21988-1-git-send-email-absahu@codeaurora.org> <1527250904-21988-7-git-send-email-absahu@codeaurora.org> <20180526104305.6f957db9@xps13> Message-ID: <85165cc27bb06fd7078dd04048d763ad@codeaurora.org> X-Sender: absahu@codeaurora.org User-Agent: Roundcube Webmail/1.2.5 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 2018-05-26 14:13, Miquel Raynal wrote: > Hi Abhishek, > > On Fri, 25 May 2018 17:51:34 +0530, Abhishek Sahu > wrote: > >> Currently the driver uses the ECC strength specified in DT. >> The QPIC/EBI2 NAND supports 4 or 8-bit ECC correction. The same >> kind of board can have different NAND parts so use the ECC >> strength from device parameters if it is not specified in DT. >> >> Signed-off-by: Abhishek Sahu >> --- >> * Changes from v2: >> NONE > > Yes you did change things: > > - s/<< 2/* 4/ > - updated the cwperpage location > - the block handling the ecc-step-size property has been removed in a > previous patch > > Please be careful with that, it is time consuming to review the patches > all over again. > Sorry Miquel for that. I Will pay more attention to this. I can understand the effort require in reviewing and how this can help in making review quicker. >> >> * Changes from v1: >> >> 1. Removed the custom logic and used the helper fuction. >> >> drivers/mtd/nand/raw/qcom_nandc.c | 29 +++++++++++++++++++++-------- >> 1 file changed, 21 insertions(+), 8 deletions(-) >> >> diff --git a/drivers/mtd/nand/raw/qcom_nandc.c >> b/drivers/mtd/nand/raw/qcom_nandc.c >> index b538390..7377923 100644 >> --- a/drivers/mtd/nand/raw/qcom_nandc.c >> +++ b/drivers/mtd/nand/raw/qcom_nandc.c >> @@ -2315,19 +2315,39 @@ static int qcom_nand_ooblayout_free(struct >> mtd_info *mtd, int section, >> .free = qcom_nand_ooblayout_free, >> }; >> >> +static int >> +qcom_nandc_calc_ecc_bytes(int step_size, int strength) >> +{ >> + return strength == 4 ? 12 : 16; >> +} >> +NAND_ECC_CAPS_SINGLE(qcom_nandc_ecc_caps, qcom_nandc_calc_ecc_bytes, >> + NANDC_STEP_SIZE, 4, 8); >> + >> static int qcom_nand_host_setup(struct qcom_nand_host *host) >> { >> struct nand_chip *chip = &host->chip; >> struct mtd_info *mtd = nand_to_mtd(chip); >> struct nand_ecc_ctrl *ecc = &chip->ecc; >> struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip); >> - int cwperpage, bad_block_byte; >> + int cwperpage, bad_block_byte, ret; >> bool wide_bus; >> int ecc_mode = 1; >> >> /* controller only supports 512 bytes of data in each step */ >> ecc->size = NANDC_STEP_SIZE; >> wide_bus = chip->options & NAND_BUSWIDTH_16 ? true : false; >> + cwperpage = mtd->writesize / NANDC_STEP_SIZE; >> + >> + /* >> + * Each CW has 4 available OOB bytes which will be protected with >> ECC >> + * so remaining bytes can be used for ECC. >> + */ >> + ret = nand_ecc_choose_conf(chip, &qcom_nandc_ecc_caps, >> + mtd->oobsize - cwperpage * 4); > > Nitpick: could you add parenthesis around (cwperpage * 4) just for > clarity. > Thanks Miquel. I will update that. Regards, Abhishek >> + if (ret) { >> + dev_err(nandc->dev, "No valid ECC settings possible\n"); >> + return ret; >> + } >> >> if (ecc->strength >= 8) { >> /* 8 bit ECC defaults to BCH ECC on all platforms */ >> @@ -2396,7 +2416,6 @@ static int qcom_nand_host_setup(struct >> qcom_nand_host *host) >> >> mtd_set_ooblayout(mtd, &qcom_nand_ooblayout_ops); >> >> - cwperpage = mtd->writesize / ecc->size; >> nandc->max_cwperpage = max_t(unsigned int, nandc->max_cwperpage, >> cwperpage); >> >> @@ -2412,12 +2431,6 @@ static int qcom_nand_host_setup(struct >> qcom_nand_host *host) >> * for 8 bit ECC >> */ >> host->cw_size = host->cw_data + ecc->bytes; >> - >> - if (ecc->bytes * (mtd->writesize / ecc->size) > mtd->oobsize) { >> - dev_err(nandc->dev, "ecc data doesn't fit in OOB area\n"); >> - return -EINVAL; >> - } >> - >> bad_block_byte = mtd->writesize - host->cw_size * (cwperpage - 1) + >> 1; >> >> host->cfg0 = (cwperpage - 1) << CW_PER_PAGE > > Once corrected: > > Acked-by: Miquel Raynal > > Thanks, > Miquèl