Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp2196579imm; Mon, 28 May 2018 03:44:09 -0700 (PDT) X-Google-Smtp-Source: AB8JxZqxG0goewHa4xlx8UhbUeQGy6KOtQ9RUaE2zE+5Iu3ZgQDc4u8Z0wdqaFGllnDqwNAaGBFr X-Received: by 2002:a17:902:7883:: with SMTP id q3-v6mr13308689pll.71.1527504249453; Mon, 28 May 2018 03:44:09 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1527504249; cv=none; d=google.com; s=arc-20160816; b=rkr463wazG+mKuhrN//i3ZfWbehdJ3/wrm7JKnTMY29Opnn0vSAwn0Tr/aqk3Jq7y9 0rOboSOtKMOmahiP0caGHPsBC46vfykuokSn3+4XytVQqHp5WiyFDAYJ87wHJiDdFoC9 L+h+Ef2ML1heQTSwQAQoDlT2I8ChDOUnqgJPeLxAFuVy+zUlvztwVCCG0c/ou9g+vwfg 8GxKNVIFtIZKKYSEMmJtI571E0BepXD3bzi8dCMjqOroelO4549aK7JE9re5GIdP8ZWL VlO1hwQHU4WCBKgBY8zsETmNxfEIu2gAA3Zp96Nxm1/mckIes1fFz5SKfaBE2praG4Ie Q/lQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from:dkim-signature :arc-authentication-results; bh=dQjLr5Go2bHesxvDNU09tY19o+mhtQdR4m3J9rCTerE=; b=GVdQv/12DEW3hTLclpAJ/xmxJ9lUE8Dr8bLi6wsk+oWiVDSj8GIWiGAVSzEjM6yefl v6GsJaWSoDh6FL7L5US0FQNqVrmGULGpY9bo3Kg/jClN2yoR41WVQMcDalfXSSb5APbj IL63ln72zt4ix7fX/NRW4Ht0Z6JtakCXs6Coa+28shddipNcefdDr3bYCMzxffwMQHsH G8YcgJl2qTsVn0jaKl8uHmNpNcHTBpr1+M9tEg1EuQgZVzK7VHG6VIXEYuZfcummqm7N 0qhMu4LRd2nK6PjP3HMp2Jq9lTIWcQZuV22I+qOwCTc0YjwKXU5g4hd1cLnfXjYFFoVO sRmg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=HfcHEOR7; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id t14-v6si6957586ply.102.2018.05.28.03.43.54; Mon, 28 May 2018 03:44:09 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=HfcHEOR7; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S937503AbeE1Kmc (ORCPT + 99 others); Mon, 28 May 2018 06:42:32 -0400 Received: from mail.kernel.org ([198.145.29.99]:33760 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S937431AbeE1Km0 (ORCPT ); Mon, 28 May 2018 06:42:26 -0400 Received: from localhost (LFbn-1-12247-202.w90-92.abo.wanadoo.fr [90.92.61.202]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 75193208A4; Mon, 28 May 2018 10:42:25 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1527504146; bh=TpJqxSRGnhnMKXrr6rq54TmTmCYj6hskGwm1J2Xt3nM=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=HfcHEOR7uwskuN8DkNKE9JTOyrqmR7gMNYWZ+I56Fjdaw/Ma9qOuYgmFk+nCPXx3B GZKbhqKa5HMxUigS2sy9/NEsG8hQEjTrmBCHaJXIN57ALKty6rjArdm0u7no6XPz+t /xQqaePPhL7XmhqQXu7DesiVs6OQ1/ZC+x0Jc+xc= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, "Maciej W. Rozycki" , Ralf Baechle , linux-mips@linux-mips.org, James Hogan Subject: [PATCH 4.14 003/496] MIPS: Fix ptrace(2) PTRACE_PEEKUSR and PTRACE_POKEUSR accesses to o32 FGRs Date: Mon, 28 May 2018 11:56:28 +0200 Message-Id: <20180528100319.661411607@linuxfoundation.org> X-Mailer: git-send-email 2.17.0 In-Reply-To: <20180528100319.498712256@linuxfoundation.org> References: <20180528100319.498712256@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.14-stable review patch. If anyone has any objections, please let me know. ------------------ From: Maciej W. Rozycki commit 9a3a92ccfe3620743d4ae57c987dc8e9c5f88996 upstream. Check the TIF_32BIT_FPREGS task setting of the tracee rather than the tracer in determining the layout of floating-point general registers in the floating-point context, correcting access to odd-numbered registers for o32 tracees where the setting disagrees between the two processes. Fixes: 597ce1723e0f ("MIPS: Support for 64-bit FP with O32 binaries") Signed-off-by: Maciej W. Rozycki Cc: Ralf Baechle Cc: linux-mips@linux-mips.org Cc: # 3.14+ Signed-off-by: James Hogan Signed-off-by: Greg Kroah-Hartman --- arch/mips/kernel/ptrace.c | 4 ++-- arch/mips/kernel/ptrace32.c | 4 ++-- 2 files changed, 4 insertions(+), 4 deletions(-) --- a/arch/mips/kernel/ptrace.c +++ b/arch/mips/kernel/ptrace.c @@ -798,7 +798,7 @@ long arch_ptrace(struct task_struct *chi fregs = get_fpu_regs(child); #ifdef CONFIG_32BIT - if (test_thread_flag(TIF_32BIT_FPREGS)) { + if (test_tsk_thread_flag(child, TIF_32BIT_FPREGS)) { /* * The odd registers are actually the high * order bits of the values stored in the even @@ -887,7 +887,7 @@ long arch_ptrace(struct task_struct *chi init_fp_ctx(child); #ifdef CONFIG_32BIT - if (test_thread_flag(TIF_32BIT_FPREGS)) { + if (test_tsk_thread_flag(child, TIF_32BIT_FPREGS)) { /* * The odd registers are actually the high * order bits of the values stored in the even --- a/arch/mips/kernel/ptrace32.c +++ b/arch/mips/kernel/ptrace32.c @@ -98,7 +98,7 @@ long compat_arch_ptrace(struct task_stru break; } fregs = get_fpu_regs(child); - if (test_thread_flag(TIF_32BIT_FPREGS)) { + if (test_tsk_thread_flag(child, TIF_32BIT_FPREGS)) { /* * The odd registers are actually the high * order bits of the values stored in the even @@ -205,7 +205,7 @@ long compat_arch_ptrace(struct task_stru sizeof(child->thread.fpu)); child->thread.fpu.fcr31 = 0; } - if (test_thread_flag(TIF_32BIT_FPREGS)) { + if (test_tsk_thread_flag(child, TIF_32BIT_FPREGS)) { /* * The odd registers are actually the high * order bits of the values stored in the even