Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp2247627imm; Mon, 28 May 2018 04:43:44 -0700 (PDT) X-Google-Smtp-Source: AB8JxZpK0FUFaqsFYYOeheZvjQGaADc20a2/NVsS7OPmSBYYFJ+4LCNDbPBILgrbr010M6FEILXv X-Received: by 2002:a63:6096:: with SMTP id u144-v6mr10318089pgb.433.1527507823949; Mon, 28 May 2018 04:43:43 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1527507823; cv=none; d=google.com; s=arc-20160816; b=sgzPjgdKf78ieBaNDZYseFiNHfeOQxgYiew/zIDtFCD5vyFCLjknZGcFXeDGUE/JBD CQQlBI50A2/wxiae02Rfy43u4/BsB/LmXh2AaNuuyiIM8xBFimnN6Ehr+frnr3k2+C0z jLe7/V2RxEZyxheKTd9JX7IaOnlMC5xHiccCCXMwNgKFku6vZjPNANe94HjOuR3BfM38 UuG24Xa+nTjPU+RrJwAtBP5pIPuegJ8NX+DHKBfSIQu/jytHIzrrH+8/3Nly4mT9RLgw uRWoI6Bmqq3OAo7CZ2ngnVQouiWX8Z2i2+qaBDSiedydY4QK+oxVMoCZOAHWE6JLxcHs 0Cpg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from:dkim-signature :arc-authentication-results; bh=Rq4Yd5Vxszk7+yyJSVjn1N88GgWCf23lFBF1eUaL6lo=; b=IzETOQSrXWgG31FielEsbedReWcmDAPq2KM1kIcpwLLU4kiOCbZXLy3g3LRy58gcaS +bY8iZ/RwdrWO0dUnl9ERAv4Qa26CxLWkVGkFp4WZFBXeJa/Fki9eOqTa6zYdTvYfXO7 Af5pMhqhRrKu3xSQR+/WLKc2RWBZD4LyeQmadR9PualNTvm8U4JBIWHc2kUltW3qkeAd 3uETo0OAyKcNf7zzcyCGrewU87vwJj4Kl+JZQnadUofJAhvSEcChUv9hvYS3YZszcxvP ISJP5gggCKSVhSLw3NN5s+Bptg4TXdm86wBeubbIMtq/h5zZM3fg3RlF9FnjTgswAA4d ok1g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=k6Y0U/CC; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 88-v6si29502736pla.315.2018.05.28.04.43.29; Mon, 28 May 2018 04:43:43 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=k6Y0U/CC; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1424086AbeE1LLj (ORCPT + 99 others); Mon, 28 May 2018 07:11:39 -0400 Received: from mail.kernel.org ([198.145.29.99]:59520 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1424050AbeE1LLe (ORCPT ); Mon, 28 May 2018 07:11:34 -0400 Received: from localhost (LFbn-1-12247-202.w90-92.abo.wanadoo.fr [90.92.61.202]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 53EE3206B7; Mon, 28 May 2018 11:11:33 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1527505893; bh=CfA2SMCyG+LUXzKv0sZIEZl04zn+6d310pXpqrFeifw=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=k6Y0U/CCMSSLdJM705LaUPqWfIaaUKdiSdZ8gtKQDRGsf8UyynAsFbT1k0Oi0sCkK NRqfI06XyWneqDyz2mdDmM+eDe8rFjpDRLcBoS5AqwMceZziYPNcXhKPmoC3tiP/4t pnTebeQaYUEP9L+DcPYV0QmPyTZL/gYEAsr97AHU= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Mathias Kresin , Ralf Baechle , linux-mips@linux-mips.org, James Hogan , Sasha Levin Subject: [PATCH 4.16 167/272] MIPS: ath79: Fix AR724X_PLL_REG_PCIE_CONFIG offset Date: Mon, 28 May 2018 12:03:20 +0200 Message-Id: <20180528100254.847997805@linuxfoundation.org> X-Mailer: git-send-email 2.17.0 In-Reply-To: <20180528100240.256525891@linuxfoundation.org> References: <20180528100240.256525891@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.16-stable review patch. If anyone has any objections, please let me know. ------------------ From: Mathias Kresin [ Upstream commit 05454c1bde91fb013c0431801001da82947e6b5a ] According to the QCA u-boot source the "PCIE Phase Lock Loop Configuration (PCIE_PLL_CONFIG)" register is for all SoCs except the QCA955X and QCA956X at offset 0x10. Since the PCIE PLL config register is only defined for the AR724x fix only this value. The value is wrong since the day it was added and isn't used by any driver yet. Signed-off-by: Mathias Kresin Cc: Ralf Baechle Cc: linux-mips@linux-mips.org Patchwork: https://patchwork.linux-mips.org/patch/16048/ Signed-off-by: James Hogan Signed-off-by: Sasha Levin Signed-off-by: Greg Kroah-Hartman --- arch/mips/include/asm/mach-ath79/ar71xx_regs.h | 2 +- 1 file changed, 1 insertion(+), 1 deletion(-) --- a/arch/mips/include/asm/mach-ath79/ar71xx_regs.h +++ b/arch/mips/include/asm/mach-ath79/ar71xx_regs.h @@ -167,7 +167,7 @@ #define AR71XX_AHB_DIV_MASK 0x7 #define AR724X_PLL_REG_CPU_CONFIG 0x00 -#define AR724X_PLL_REG_PCIE_CONFIG 0x18 +#define AR724X_PLL_REG_PCIE_CONFIG 0x10 #define AR724X_PLL_FB_SHIFT 0 #define AR724X_PLL_FB_MASK 0x3ff