Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp2294931imm; Mon, 28 May 2018 05:34:30 -0700 (PDT) X-Google-Smtp-Source: AB8JxZoCpfHa52JKyvkJ8p3EMt/10xEb6O60QD3p736j9PlS0+76GT400o+qgZOuTZl5NbYkLfxv X-Received: by 2002:a65:65ce:: with SMTP id y14-v6mr10366715pgv.270.1527510870443; Mon, 28 May 2018 05:34:30 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1527510870; cv=none; d=google.com; s=arc-20160816; b=N7gZsTkI4XKQ8yNJ4RB2faCTW16KqJEbfaiNxaqRaw+LKwP1ldWS7d+CJ+25ceTzho XtsltCxlT6RxyTfOJrWQHJd+VJXxuHg5tHb4iLFZbbKxlETo3AvtEd6Dj2jIMLBxAcxl c8K2KqbViIKe83U8lviCFroEuwd4Mw6gKYSx2tGl9PM5T6MUN+AJGyQnTQeYmBIYkART TlJsotRRE4sFAzDIrR/gRR5fY4iz2W//OGKRO7D3S0OxE5cjV9be8orb3vCbsc0qYXvK H8MjVrLGV0kdcjsRK0y4P/JKu/CQDua+YRFJ8FxDdYSmgj6lAsiVNeX5YrMrDqkyfFAE JiBA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from:dkim-signature :arc-authentication-results; bh=mTNI0FsAEYOQBECp5De3pQMaGeZTKaNH0fFyXW/a82Q=; b=bdzm4OXUaocjnx8taFrp+lUDeLQuOM6eHCqv7mDnq3blNKIrFXiaotGvwCWpzklGsI GpJ/NFdO4IzFQ+o7ydopIcW3z8aKpLTEWW+hzOTd3X76xhponjAEDfjy043zaAnDGWVN YCM3/zkx3EGVSs18I4prPs+3LCJ0Oqui10Ep7D5q6K2/i9N7ZbY6EkU/XbLeXX7HhuYi C6H5FL1jfSYv7xzua82KHeWjPoxCU0koLz4tAsGd0LiMja6QCXPUqqCGU+LCBazD9beM IwgZx/X0IHKSK94lrTT/bJhJa8K7jmPxF7VF3nTBOIm3ipO8OycOJGE6bMz3PSLVCGaX 4h/A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=WlXNB3mO; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d24-v6si30087993plr.302.2018.05.28.05.34.15; Mon, 28 May 2018 05:34:30 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=WlXNB3mO; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1164788AbeE1Mc1 (ORCPT + 99 others); Mon, 28 May 2018 08:32:27 -0400 Received: from mail.kernel.org ([198.145.29.99]:47730 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S937945AbeE1K74 (ORCPT ); Mon, 28 May 2018 06:59:56 -0400 Received: from localhost (LFbn-1-12247-202.w90-92.abo.wanadoo.fr [90.92.61.202]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 7B5932087E; Mon, 28 May 2018 10:59:55 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1527505196; bh=1UtSte01u4BnVwa3dJyh3iyZVUxcZLir2KP+Go+g8NE=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=WlXNB3mOv0zzcACe3MEKs2P68Aa1g3EetvhZSVb643q37W0BwKSEegb6SoO8lgSJj WY0dY5UzReFmxRuSXD7WzHMUSJpVnTE8pI+L0BBV+pTJc6FwG+kZ1HvZw+7tkLlVjd PQ2G73XZC5zvrsMC+480mnzfuU2YR/vV6upBUwN8= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Mathias Kresin , Ralf Baechle , linux-mips@linux-mips.org, James Hogan , Sasha Levin Subject: [PATCH 4.14 410/496] MIPS: ath79: Fix AR724X_PLL_REG_PCIE_CONFIG offset Date: Mon, 28 May 2018 12:03:15 +0200 Message-Id: <20180528100337.034682667@linuxfoundation.org> X-Mailer: git-send-email 2.17.0 In-Reply-To: <20180528100319.498712256@linuxfoundation.org> References: <20180528100319.498712256@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.14-stable review patch. If anyone has any objections, please let me know. ------------------ From: Mathias Kresin [ Upstream commit 05454c1bde91fb013c0431801001da82947e6b5a ] According to the QCA u-boot source the "PCIE Phase Lock Loop Configuration (PCIE_PLL_CONFIG)" register is for all SoCs except the QCA955X and QCA956X at offset 0x10. Since the PCIE PLL config register is only defined for the AR724x fix only this value. The value is wrong since the day it was added and isn't used by any driver yet. Signed-off-by: Mathias Kresin Cc: Ralf Baechle Cc: linux-mips@linux-mips.org Patchwork: https://patchwork.linux-mips.org/patch/16048/ Signed-off-by: James Hogan Signed-off-by: Sasha Levin Signed-off-by: Greg Kroah-Hartman --- arch/mips/include/asm/mach-ath79/ar71xx_regs.h | 2 +- 1 file changed, 1 insertion(+), 1 deletion(-) --- a/arch/mips/include/asm/mach-ath79/ar71xx_regs.h +++ b/arch/mips/include/asm/mach-ath79/ar71xx_regs.h @@ -167,7 +167,7 @@ #define AR71XX_AHB_DIV_MASK 0x7 #define AR724X_PLL_REG_CPU_CONFIG 0x00 -#define AR724X_PLL_REG_PCIE_CONFIG 0x18 +#define AR724X_PLL_REG_PCIE_CONFIG 0x10 #define AR724X_PLL_FB_SHIFT 0 #define AR724X_PLL_FB_MASK 0x3ff