Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp2438084imm; Mon, 28 May 2018 08:05:54 -0700 (PDT) X-Google-Smtp-Source: AB8JxZqkfU35UTJEYRWqxaGTCG268bKiBh2xNmYG+Fxw58ZpoPgQG7RlG1K/QHnZ2F1C2ZHC26hb X-Received: by 2002:a62:dc98:: with SMTP id c24-v6mr12959927pfl.183.1527519954485; Mon, 28 May 2018 08:05:54 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1527519954; cv=none; d=google.com; s=arc-20160816; b=l1VfYA49TGIysCN5EQ4c6FkwAvvPp0tUqXSom9wqaURWBLflBRhRiq6Si7/Vxk9Z9M wsTyxxBImVsIYVjywBDI3qEpx3wk6mTl3E4Ht/Z2ZBW+18KpP6R7nN3Bo0Iqch1zKmru uUNtTwD6yjNHygkyuN1E2AOcSvSFsx/hgwwIpoFNdibDtJWxZCiueWn0LV8ezNhEqNdj DPMgr8oNhmyaUQS/5qh3hojh90xzC2YGSacgfH5kLJo/3ftpeAMiw1QpB6Sk1AelTDhT WaejGV4qdKRxOIeV3uhRWL3r5+q7tTV6GBzsa7Y5X+cnBfsyqX4ylXNLVNC1Xm+M9fy6 cs3A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from:dkim-signature :arc-authentication-results; bh=R2sZxEz5t/A4wWmd81+gBjxu+Jyhm5VNXVvof6+tfWk=; b=IVS/w9bPygEKhz1MaWnq9leCPgeTnATmBGeG6lcFGPx8kAE3ac9x/q9+6DcmzQCvfH ZVxztZ+vGDxpLOROVa8K3PywfC14zcUA6YP0YFFyJVVqeJ/wG0TuNpzJtMCS6CqUSDdQ tsmv5iDi8wp2lWBm5izoiypM9kCKbG4R5C+BjlwJfgUYWdf4scUdJyU4a4PbwAC81LM6 PsnlBCwIdO3lIZrfDYNIXloZ54prD9GR9LHiiQQ0pR6hj4854yfnVzYyXHJS3PLDqO0L Gy1oorCWiiUWWOHYWBEo9hk4HYXHlPztytyRfA71OEcoiKID2xMKOI7Ghbv6OP+LLvBK uTyA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=G0xxdesf; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id u62-v6si23111322pgc.180.2018.05.28.08.05.39; Mon, 28 May 2018 08:05:54 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=G0xxdesf; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1033994AbeE1KZY (ORCPT + 99 others); Mon, 28 May 2018 06:25:24 -0400 Received: from mail.kernel.org ([198.145.29.99]:44602 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1033541AbeE1KZQ (ORCPT ); Mon, 28 May 2018 06:25:16 -0400 Received: from localhost (LFbn-1-12247-202.w90-92.abo.wanadoo.fr [90.92.61.202]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id B3E3F208A1; Mon, 28 May 2018 10:25:15 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1527503116; bh=eL2iA83JIqRAQpzbrtMgjQBglF092IWmpCcf2iZcIOQ=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=G0xxdesfLJrBhvW/BA4yeWtvXUutaksudyFmQPe1kxHaM4R5NfFmIM1X6sPwnXo/W pNjKoZkpF0TuTjzGnGoSYg/rPe2Uzasb7fzFuCijjXRyiNVt8GIZhEv7PFvIs+Zz58 S3Z7XCvm8kcXNrle0Bq+T8igJAokKTQweMTp6tJw= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Andrzej Hajda , Tomasz Figa , Chanwoo Choi , Sylwester Nawrocki , Sasha Levin Subject: [PATCH 4.4 247/268] clk: samsung: s3c2410: Fix PLL rates Date: Mon, 28 May 2018 12:03:41 +0200 Message-Id: <20180528100231.298593577@linuxfoundation.org> X-Mailer: git-send-email 2.17.0 In-Reply-To: <20180528100202.045206534@linuxfoundation.org> References: <20180528100202.045206534@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.4-stable review patch. If anyone has any objections, please let me know. ------------------ From: Andrzej Hajda [ Upstream commit 179db533c08431f509a3823077549773d519358b ] Rates declared in PLL rate tables should match exactly rates calculated from the PLL coefficients. If that is not the case, rate of the PLL's child clock might be set not as expected. For instance, if in the PLL rates table we have a 393216000 Hz entry and the real value as returned by the PLL's recalc_rate callback is 393216003, after setting PLL's clk rate to 393216000 clk_get_rate will return 393216003. If we now attempt to set rate of a PLL's child divider clock to 393216000/2 its rate will be 131072001, rather than 196608000. That is, the divider will be set to 3 instead of 2, because 393216003/2 is greater than 196608000. To fix this issue declared rates are changed to exactly match rates generated by the PLL, as calculated from the P, M, S, K coefficients. Signed-off-by: Andrzej Hajda Acked-by: Tomasz Figa Acked-by: Chanwoo Choi Signed-off-by: Sylwester Nawrocki Signed-off-by: Sasha Levin Signed-off-by: Greg Kroah-Hartman --- drivers/clk/samsung/clk-s3c2410.c | 16 ++++++++-------- 1 file changed, 8 insertions(+), 8 deletions(-) --- a/drivers/clk/samsung/clk-s3c2410.c +++ b/drivers/clk/samsung/clk-s3c2410.c @@ -168,7 +168,7 @@ static struct samsung_pll_rate_table pll PLL_35XX_RATE(226000000, 105, 1, 1), PLL_35XX_RATE(210000000, 132, 2, 1), /* 2410 common */ - PLL_35XX_RATE(203000000, 161, 3, 1), + PLL_35XX_RATE(202800000, 161, 3, 1), PLL_35XX_RATE(192000000, 88, 1, 1), PLL_35XX_RATE(186000000, 85, 1, 1), PLL_35XX_RATE(180000000, 82, 1, 1), @@ -178,18 +178,18 @@ static struct samsung_pll_rate_table pll PLL_35XX_RATE(147000000, 90, 2, 1), PLL_35XX_RATE(135000000, 82, 2, 1), PLL_35XX_RATE(124000000, 116, 1, 2), - PLL_35XX_RATE(118000000, 150, 2, 2), + PLL_35XX_RATE(118500000, 150, 2, 2), PLL_35XX_RATE(113000000, 105, 1, 2), - PLL_35XX_RATE(101000000, 127, 2, 2), + PLL_35XX_RATE(101250000, 127, 2, 2), PLL_35XX_RATE(90000000, 112, 2, 2), - PLL_35XX_RATE(85000000, 105, 2, 2), + PLL_35XX_RATE(84750000, 105, 2, 2), PLL_35XX_RATE(79000000, 71, 1, 2), - PLL_35XX_RATE(68000000, 82, 2, 2), - PLL_35XX_RATE(56000000, 142, 2, 3), + PLL_35XX_RATE(67500000, 82, 2, 2), + PLL_35XX_RATE(56250000, 142, 2, 3), PLL_35XX_RATE(48000000, 120, 2, 3), - PLL_35XX_RATE(51000000, 161, 3, 3), + PLL_35XX_RATE(50700000, 161, 3, 3), PLL_35XX_RATE(45000000, 82, 1, 3), - PLL_35XX_RATE(34000000, 82, 2, 3), + PLL_35XX_RATE(33750000, 82, 2, 3), { /* sentinel */ }, };