Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp2447334imm; Mon, 28 May 2018 08:14:58 -0700 (PDT) X-Google-Smtp-Source: AB8JxZqK8tLzL/zJawU0FWkpnPhGZ5Nlw2g8+hCEePp4qUwNPgeZ0lduQqsJVyc4C4RLtcwfc0K2 X-Received: by 2002:a17:902:9a8a:: with SMTP id w10-v6mr14168585plp.333.1527520498825; Mon, 28 May 2018 08:14:58 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1527520498; cv=none; d=google.com; s=arc-20160816; b=EzrnZaWTuHr82NTZ0ARbwXy0B47i/7u6DG319Ecx18eiVsDGnOmmZOkGOG/9/Q8rbp EhIbV8CI89x7L6T0lkQt+9NEVFH98NK6YB5lTSJwAkk3ls4/usGbyaxS9Oa/YsOZ7BoF rNSngnessCaSUdANDdBJTSdyz8gEddXN3tKIUSlq4YYQ3wRCcuYcMlSfS0Vxp/NJA0/H RPpAJQOhlI5kxyspgHd8YAHnWcFgIWQ7AUkEr56y7za7oGvv4yYQbR6VU8jYd3s/+P9F Vn1DJ62wtWq0KzJEFqa6SNs82cnmRSqcP5fxGWEojMI0UtbS4NVMS7rCdnbnJFDpNXRl GsQw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from:dkim-signature :arc-authentication-results; bh=atcgQsZXATvbgC16GfXoasikyw8NFQ1yRvwrr0IKyto=; b=lJv8XDr6iKLB0uAyDYLFA83ibS8QtEBn2/6oFAyH0Ut+1u9E3CTauPK1t0fb+zBSJv 2+1AkUdXdc+ydc1lhFPqaqmeETBLeTwV0Q8Fp/AITesgAwR1YDvZzVdvPbkIKeqL5LVa 5VIevPxodx4keIx2GELu2tq9NIw7N7M61UzAjjFgSH8xUwCpNbE8hrEmiDNLH7Eide+X IMGGaN8cnrhQpO1329ImL8wBRarL4soWFjvSriLPmBBw3yxjzl6xZAJWb3nR4S8BIuML geHz+bj48gmCCEulNjEYvjjKtxdTScY8Ae2QcANovheNzpgoT8KH5cKq4bKbvFjfA2b9 f7yg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=IyDwTJL+; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id q2-v6si29463528pfb.1.2018.05.28.08.14.43; Mon, 28 May 2018 08:14:58 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=IyDwTJL+; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1033976AbeE1PNN (ORCPT + 99 others); Mon, 28 May 2018 11:13:13 -0400 Received: from mail.kernel.org ([198.145.29.99]:42840 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1033216AbeE1KXb (ORCPT ); Mon, 28 May 2018 06:23:31 -0400 Received: from localhost (LFbn-1-12247-202.w90-92.abo.wanadoo.fr [90.92.61.202]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 27E9520843; Mon, 28 May 2018 10:23:28 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1527503009; bh=xcTBjU5yGrBOTSz4R2tpBtwPZkZXIMWXqSXCAAk76UU=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=IyDwTJL+VG2/De8YI20wqHIFrIK6SYRl+TpkPepyg8qfSVe7XgLKHFv9YBudawHiQ 5FkST6u7w2cvnxsg4dCs68h3Tdjf6GGsxDzMw5VVDosdiflW2PAUgLdu8KBBlLsi1p RfpnktsoiuG1Ru9Fv2fEYlz88ZOieNli8qUX3joQ= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Mathias Kresin , Ralf Baechle , linux-mips@linux-mips.org, James Hogan , Sasha Levin Subject: [PATCH 4.4 210/268] MIPS: ath79: Fix AR724X_PLL_REG_PCIE_CONFIG offset Date: Mon, 28 May 2018 12:03:04 +0200 Message-Id: <20180528100226.000815861@linuxfoundation.org> X-Mailer: git-send-email 2.17.0 In-Reply-To: <20180528100202.045206534@linuxfoundation.org> References: <20180528100202.045206534@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.4-stable review patch. If anyone has any objections, please let me know. ------------------ From: Mathias Kresin [ Upstream commit 05454c1bde91fb013c0431801001da82947e6b5a ] According to the QCA u-boot source the "PCIE Phase Lock Loop Configuration (PCIE_PLL_CONFIG)" register is for all SoCs except the QCA955X and QCA956X at offset 0x10. Since the PCIE PLL config register is only defined for the AR724x fix only this value. The value is wrong since the day it was added and isn't used by any driver yet. Signed-off-by: Mathias Kresin Cc: Ralf Baechle Cc: linux-mips@linux-mips.org Patchwork: https://patchwork.linux-mips.org/patch/16048/ Signed-off-by: James Hogan Signed-off-by: Sasha Levin Signed-off-by: Greg Kroah-Hartman --- arch/mips/include/asm/mach-ath79/ar71xx_regs.h | 2 +- 1 file changed, 1 insertion(+), 1 deletion(-) --- a/arch/mips/include/asm/mach-ath79/ar71xx_regs.h +++ b/arch/mips/include/asm/mach-ath79/ar71xx_regs.h @@ -167,7 +167,7 @@ #define AR71XX_AHB_DIV_MASK 0x7 #define AR724X_PLL_REG_CPU_CONFIG 0x00 -#define AR724X_PLL_REG_PCIE_CONFIG 0x18 +#define AR724X_PLL_REG_PCIE_CONFIG 0x10 #define AR724X_PLL_FB_SHIFT 0 #define AR724X_PLL_FB_MASK 0x3ff