Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp2495511imm; Mon, 28 May 2018 09:09:44 -0700 (PDT) X-Google-Smtp-Source: AB8JxZpWvzxRmlLaEM2tYaEGiPoFrkpeJUS/zcv1mBVWfTkLdKVHldP4sp2qBw+DJahZwj4AEJKG X-Received: by 2002:a63:a513:: with SMTP id n19-v6mr10968617pgf.381.1527523784501; Mon, 28 May 2018 09:09:44 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1527523784; cv=none; d=google.com; s=arc-20160816; b=udz/4lDJg30bRCwOI0kfkITXCNsy+vn9avhJ0npYqN/DtvTr3ieKyfjNltONtdBPVF fZqCdF8ZKnRJiU/eJu38BrTtEX78PaXipQBqeg9OxFcPbfb9HIXkELWKzldfiMOEvXQ2 ls/Jlf49vZtkj973VTZk+0DsaPE+qjPMgdCz3NQj2R2nREMlxpm6uea4RzLqbu1Pwhyy qWLH99G2qV2dUihaEFd7fx15h5gW/Rm0naMM30pcEfN0idiAlS7AiZubNKnKeFBP5inD XDVQdAFDnCpzqSyOzamuTT5exiAePkQSU2WyVFi+NLyV8yFXf++I//71jhxOo2FasD/d KImQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from:dkim-signature :arc-authentication-results; bh=xojjLIpsz9mXPkferTKEutk9nfEdAgclwSnYWA51LWA=; b=BGStoCC1WfzlTph70GncbPoNW/OZW8daxRA7sqEtVreBmVI47cWpBCsWnPbZyNbeUz eDs7RPh3bvBdpzrtsCje84PPrdYMfYwdDy53oNrgCqIkTaCgoFWjpDXEB4QtdogRIJRp yLQVpPAX3UO5pjkBYssT1ykTyQ4kLBr4VCFXBOucAHvYHKFFD43VepaXo3DYivLEXk2N Hx7SxvWdc6U7oZUM73ehoV4BqI30RJZ/XJoAmD1k8HnFJRGUHvzOXajseaGvZBCBOeMK GyTQxPqogPaGb/9qIp3UEURhYIGGpGArtVWrdkZ3c7ElXPl+r/JXqzUjRmTdqzFuDAoj b0dg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=xm/6BJUy; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id t189-v6si24493941pgc.163.2018.05.28.09.09.29; Mon, 28 May 2018 09:09:44 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=xm/6BJUy; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S965739AbeE1KOK (ORCPT + 99 others); Mon, 28 May 2018 06:14:10 -0400 Received: from mail.kernel.org ([198.145.29.99]:34022 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S965697AbeE1KOF (ORCPT ); Mon, 28 May 2018 06:14:05 -0400 Received: from localhost (LFbn-1-12247-202.w90-92.abo.wanadoo.fr [90.92.61.202]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id B0523206B7; Mon, 28 May 2018 10:14:04 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1527502445; bh=QkZ2HUBZwFnuooAibK6D97C37FqePp6doAUlFw1/tNc=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=xm/6BJUyTiSkcz8S+mH0nhaOy8WruIPEmOMPdIFpB/kAZcoLepB55eW94xWy2wyms yArlyJvbnx8SZGhODu/jmJkgrQgYRcSOX51Bx3dor0mGVUds7ScgcLgmh5xzbyn8V/ X2LzhP0szzZaupkm2DtUOR+67bco9/ycWdL1ELq0= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Andrzej Hajda , Tomasz Figa , Chanwoo Choi , Sylwester Nawrocki , Sasha Levin Subject: [PATCH 3.18 175/185] clk: samsung: s3c2410: Fix PLL rates Date: Mon, 28 May 2018 12:03:36 +0200 Message-Id: <20180528100114.697711479@linuxfoundation.org> X-Mailer: git-send-email 2.17.0 In-Reply-To: <20180528100050.700971285@linuxfoundation.org> References: <20180528100050.700971285@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 3.18-stable review patch. If anyone has any objections, please let me know. ------------------ From: Andrzej Hajda [ Upstream commit 179db533c08431f509a3823077549773d519358b ] Rates declared in PLL rate tables should match exactly rates calculated from the PLL coefficients. If that is not the case, rate of the PLL's child clock might be set not as expected. For instance, if in the PLL rates table we have a 393216000 Hz entry and the real value as returned by the PLL's recalc_rate callback is 393216003, after setting PLL's clk rate to 393216000 clk_get_rate will return 393216003. If we now attempt to set rate of a PLL's child divider clock to 393216000/2 its rate will be 131072001, rather than 196608000. That is, the divider will be set to 3 instead of 2, because 393216003/2 is greater than 196608000. To fix this issue declared rates are changed to exactly match rates generated by the PLL, as calculated from the P, M, S, K coefficients. Signed-off-by: Andrzej Hajda Acked-by: Tomasz Figa Acked-by: Chanwoo Choi Signed-off-by: Sylwester Nawrocki Signed-off-by: Sasha Levin Signed-off-by: Greg Kroah-Hartman --- drivers/clk/samsung/clk-s3c2410.c | 16 ++++++++-------- 1 file changed, 8 insertions(+), 8 deletions(-) --- a/drivers/clk/samsung/clk-s3c2410.c +++ b/drivers/clk/samsung/clk-s3c2410.c @@ -170,7 +170,7 @@ static struct samsung_pll_rate_table pll PLL_35XX_RATE(226000000, 105, 1, 1), PLL_35XX_RATE(210000000, 132, 2, 1), /* 2410 common */ - PLL_35XX_RATE(203000000, 161, 3, 1), + PLL_35XX_RATE(202800000, 161, 3, 1), PLL_35XX_RATE(192000000, 88, 1, 1), PLL_35XX_RATE(186000000, 85, 1, 1), PLL_35XX_RATE(180000000, 82, 1, 1), @@ -180,18 +180,18 @@ static struct samsung_pll_rate_table pll PLL_35XX_RATE(147000000, 90, 2, 1), PLL_35XX_RATE(135000000, 82, 2, 1), PLL_35XX_RATE(124000000, 116, 1, 2), - PLL_35XX_RATE(118000000, 150, 2, 2), + PLL_35XX_RATE(118500000, 150, 2, 2), PLL_35XX_RATE(113000000, 105, 1, 2), - PLL_35XX_RATE(101000000, 127, 2, 2), + PLL_35XX_RATE(101250000, 127, 2, 2), PLL_35XX_RATE(90000000, 112, 2, 2), - PLL_35XX_RATE(85000000, 105, 2, 2), + PLL_35XX_RATE(84750000, 105, 2, 2), PLL_35XX_RATE(79000000, 71, 1, 2), - PLL_35XX_RATE(68000000, 82, 2, 2), - PLL_35XX_RATE(56000000, 142, 2, 3), + PLL_35XX_RATE(67500000, 82, 2, 2), + PLL_35XX_RATE(56250000, 142, 2, 3), PLL_35XX_RATE(48000000, 120, 2, 3), - PLL_35XX_RATE(51000000, 161, 3, 3), + PLL_35XX_RATE(50700000, 161, 3, 3), PLL_35XX_RATE(45000000, 82, 1, 3), - PLL_35XX_RATE(34000000, 82, 2, 3), + PLL_35XX_RATE(33750000, 82, 2, 3), { /* sentinel */ }, };