Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp3936370imm; Tue, 29 May 2018 17:30:45 -0700 (PDT) X-Google-Smtp-Source: ADUXVKJo/cQsX0U7dzGTZCMMWV67kOSv8dvHxbmFA9AyHM82T8zc/Jpe6f7JxirJyrjTwhXJQ1UE X-Received: by 2002:a62:8dc9:: with SMTP id p70-v6mr573049pfk.72.1527640245030; Tue, 29 May 2018 17:30:45 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1527640244; cv=none; d=google.com; s=arc-20160816; b=kBxXJNC+oWFIlMXUTbZ0ZYrAaFGUNOVdcY9BxzYQAuWlA5bq0j+klP08Ed9Jwgf8jp kBxcAejobb/x44WMl3H5j2ei7Tw9+ufNxc7deCcF3ySWe0PUiAHDZ/J0VGwrnj+qipOH q5Fc+dsygIlhdtIWamJlOTM+wVMSoRr3eUnbyrG3ysoLIfG9TI+aVnX+nYzK2dKDgk71 ktxnMkCXUdZtbiF23ZoWqVXBrDN+ak4n0NOFFQrKWMCkVM4rKf0Ovh24Oxou7ACOKvKZ u3gm6WkUtIvP9Vn+nntF6MuDd9yZs1cUz8mPS0lpUi/ofKPjoH2iPCJNctwqufraTVit fQRg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:cc:to:subject:message-id:date:from :references:in-reply-to:mime-version:dkim-signature:dkim-filter :arc-authentication-results; bh=HnEZn6z/7vNP8Rh6GUOWgdMsjE1S0IOcmhI+xMKsncw=; b=H5CUExnFjiZ/gpSa3651v1kWf01Sf5nxjv61PEHKqhIyypM8CCSi2hdbkxyXPYALBX BliZmhriIc/IINtkCofbjM9oMrIJEb9NC95Kk+h2P3657TB22CUr8azd+99bRmRdeCJ/ 7xbAlvBJE3DPm/H0Cn5VyB//8ako78L5SmBkLBCTni2rSEPLi6YbRfKApnyRaIauEu6t 314q755hIQS0FVfmoZsFBOQx6UMtSxryfiZvIs3CeSOyNuaBf9wEAw0nj/Avc33V64X+ s0CJZccqif8NWEBivMrWwdK/GpL1zGYBV4dgthWA6DqjdXTddTA7F1eQkCbs4Y/8ecC4 53JA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nifty.com header.s=dec2015msa header.b=FMslsqEh; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id i4-v6si33373524plt.581.2018.05.29.17.30.31; Tue, 29 May 2018 17:30:44 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@nifty.com header.s=dec2015msa header.b=FMslsqEh; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S968163AbeE3A3z (ORCPT + 99 others); Tue, 29 May 2018 20:29:55 -0400 Received: from conssluserg-02.nifty.com ([210.131.2.81]:21893 "EHLO conssluserg-02.nifty.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S965083AbeE3A3y (ORCPT ); Tue, 29 May 2018 20:29:54 -0400 Received: from mail-ua0-f170.google.com (mail-ua0-f170.google.com [209.85.217.170]) (authenticated) by conssluserg-02.nifty.com with ESMTP id w4U0TcCE022593; Wed, 30 May 2018 09:29:38 +0900 DKIM-Filter: OpenDKIM Filter v2.10.3 conssluserg-02.nifty.com w4U0TcCE022593 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nifty.com; s=dec2015msa; t=1527640179; bh=HnEZn6z/7vNP8Rh6GUOWgdMsjE1S0IOcmhI+xMKsncw=; h=In-Reply-To:References:From:Date:Subject:To:Cc:From; b=FMslsqEhlaFr9uF4bWYH4wr3GqojvaXeB/U3zZR50rGMn1juI7PKP7cVF0mTJjTEz dbImw9P/X2sl01Z0/h7ljYC/iRCNHF9/9QNKS1OLKEBQQ0WpmU4ruS3cko0RXncggN sAT/mdsVKgpxHxWxrr0jrTQRXEbXLM+wxOLveAvXSTyqFKDeEyhRNKUz7qSUuFups0 zKvJSSD/FDWz++Ia9p/MjTjKibK9gj4xBqvhZdFVTFQCQq+g+/7jlZMgQxUwBFuVyJ mYXlrwLdNhlOro2MmzQSCZIt5DsqtCsU2PleSJNWwAQwdYQhfJmI6EJ3oGghzblNW0 CA9K55nLTCe2w== X-Nifty-SrcIP: [209.85.217.170] Received: by mail-ua0-f170.google.com with SMTP id c23-v6so4743950uan.3; Tue, 29 May 2018 17:29:38 -0700 (PDT) X-Gm-Message-State: ALKqPwcwDp9Hz5rnethwtqwUPfw9f2Hby/+tXrEdEb5PpzTBIbiD9zPF AZOd86PYXpEaej92wsIeTb47kHC4KJhV0tf5y04= X-Received: by 2002:ab0:6aa:: with SMTP id g39-v6mr408153uag.82.1527640177434; Tue, 29 May 2018 17:29:37 -0700 (PDT) MIME-Version: 1.0 Received: by 2002:ab0:55d8:0:0:0:0:0 with HTTP; Tue, 29 May 2018 17:28:57 -0700 (PDT) In-Reply-To: <20180529213036.150ed16a@bbrezillon> References: <1527250904-21988-1-git-send-email-absahu@codeaurora.org> <1527250904-21988-2-git-send-email-absahu@codeaurora.org> <20180526095807.5caf5800@xps13> <20180529213036.150ed16a@bbrezillon> From: Masahiro Yamada Date: Wed, 30 May 2018 09:28:57 +0900 X-Gmail-Original-Message-ID: Message-ID: Subject: Re: [PATCH v3 01/16] mtd: rawnand: helper function for setting up ECC configuration To: Boris Brezillon Cc: Miquel Raynal , Archit Taneja , Richard Weinberger , Cyrille Pitchen , Linux Kernel Mailing List , Marek Vasut , Abhishek Sahu , linux-mtd , linux-arm-msm , Andy Gross , Brian Norris , David Woodhouse Content-Type: text/plain; charset="UTF-8" Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi. 2018-05-30 4:30 GMT+09:00 Boris Brezillon : > On Sat, 26 May 2018 10:42:47 +0200 > Miquel Raynal wrote: > >> Hi Abhishek, >> >> On Fri, 25 May 2018 17:51:29 +0530, Abhishek Sahu >> wrote: >> >> > commit 2c8f8afa7f92 ("mtd: nand: add generic helpers to check, >> > match, maximize ECC settings") provides generic helpers which >> > drivers can use for setting up ECC parameters. >> > >> > Since same board can have different ECC strength nand chips so >> > following is the logic for setting up ECC strength and ECC step >> > size, which can be used by most of the drivers. >> > >> > 1. If both ECC step size and ECC strength are already set >> > (usually by DT) then just check whether this setting >> > is supported by NAND controller. >> > 2. If NAND_ECC_MAXIMIZE is set, then select maximum ECC strength >> > supported by NAND controller. >> > 3. Otherwise, try to match the ECC step size and ECC strength closest >> > to the chip's requirement. If available OOB size can't fit the chip >> > requirement then select maximum ECC strength which can be fit with >> > available OOB size. >> > >> > This patch introduces nand_ecc_choose_conf function which calls the >> > required helper functions for the above logic. The drivers can use >> > this single function instead of calling the 3 helper functions >> > individually. >> > >> > CC: Masahiro Yamada >> > Signed-off-by: Abhishek Sahu >> > --- >> > * Changes from v2: >> > >> > 1. Renamed function to nand_ecc_choose_conf. >> > 2. Minor code reorganization to remove warning and 2 function calls >> > for nand_maximize_ecc. >> > >> > * Changes from v1: >> > NEW PATCH >> > >> > drivers/mtd/nand/raw/nand_base.c | 42 ++++++++++++++++++++++++++++++++++++++++ >> > drivers/mtd/nand/raw/nand_base.c | 31 +++++++++++++++++++++++++++++++ >> > include/linux/mtd/rawnand.h | 3 +++ >> > 2 files changed, 34 insertions(+) >> > >> > diff --git a/drivers/mtd/nand/raw/nand_base.c b/drivers/mtd/nand/raw/nand_base.c >> > index 72f3a89..e52019d 100644 >> > --- a/drivers/mtd/nand/raw/nand_base.c >> > +++ b/drivers/mtd/nand/raw/nand_base.c >> > @@ -6249,6 +6249,37 @@ int nand_maximize_ecc(struct nand_chip *chip, >> > } >> > EXPORT_SYMBOL_GPL(nand_maximize_ecc); >> > >> > +/** >> > + * nand_ecc_choose_conf - Set the ECC strength and ECC step size >> > + * @chip: nand chip info structure >> > + * @caps: ECC engine caps info structure >> > + * @oobavail: OOB size that the ECC engine can use >> > + * >> > + * Choose the ECC configuration according to following logic >> > + * >> > + * 1. If both ECC step size and ECC strength are already set (usually by DT) >> > + * then check if it is supported by this controller. >> > + * 2. If NAND_ECC_MAXIMIZE is set, then select maximum ECC strength. >> > + * 3. Otherwise, try to match the ECC step size and ECC strength closest >> > + * to the chip's requirement. If available OOB size can't fit the chip >> > + * requirement then fallback to the maximum ECC step size and ECC strength. >> > + * >> > + * On success, the chosen ECC settings are set. >> > + */ >> > +int nand_ecc_choose_conf(struct nand_chip *chip, >> > + const struct nand_ecc_caps *caps, int oobavail) >> > +{ >> > + if (chip->ecc.size && chip->ecc.strength) >> > + return nand_check_ecc_caps(chip, caps, oobavail); >> > + >> > + if (!(chip->ecc.options & NAND_ECC_MAXIMIZE) && >> > + !nand_match_ecc_req(chip, caps, oobavail)) >> > + return 0; >> > + >> > + return nand_maximize_ecc(chip, caps, oobavail); >> >> I personally don't mind if nand_maximize_ecc() is called twice in >> the function if it clarifies the logic. Maybe the following will be >> more clear for the user? >> >> if (chip->ecc.size && chip->ecc.strength) >> return nand_check_ecc_caps(chip, caps, oobavail); >> >> if (chip->ecc.options & NAND_ECC_MAXIMIZE) >> return nand_maximize_ecc(chip, caps, oobavail); >> >> if (!nand_match_ecc_req(chip, caps, oobavail)) >> return 0; >> >> return nand_maximize_ecc(chip, caps, oobavail); > > I personally don't mind, and it seems Masahiro wanted to keep the logic > he had used in the denali driver. > >> >> Also, I'm not sure we should just error out when nand_check_ecc_caps() >> fails. What about something more robust, like: >> >> int ret; >> >> if (chip->ecc.size && chip->ecc.strength) { >> ret = nand_check_ecc_caps(chip, caps, oobavail); >> if (ret) >> goto maximize_ecc; > > Nope. When someone asked for a specific ECC config by passing the > nand-ecc-xxx props we should apply it or return an erro if it's not > supported. People passing those props should now what the ECC engine > supports and pick one valid values. > >> >> return 0; >> } >> >> if (chip->ecc.options & NAND_ECC_MAXIMIZE) >> goto maximize_ecc; >> >> ret = nand_match_ecc_req(chip, caps, oobavail); >> if (ret) >> goto maximize_ecc; >> >> return 0; >> >> maximize_ecc: >> return nand_maximize_ecc(chip, caps, oobavail); >> > > > ______________________________________________________ > Linux MTD discussion mailing list > http://lists.infradead.org/mailman/listinfo/linux-mtd/ This version looks good to me. If you want to check the error code more precisely, how about something like follows? int nand_ecc_choose_conf(struct nand_chip *chip, const struct nand_ecc_caps *caps, int oobavail) { int ret; if (chip->ecc.size && chip->ecc.strength) return nand_check_ecc_caps(chip, caps, oobavail); if (!(chip->ecc.options & NAND_ECC_MAXIMIZE)) { ret = nand_match_ecc_req(chip, caps, oobavail); if (ret != -ENOTSUPP) return ret; } return nand_maximize_ecc(chip, caps, oobavail); } Only the difference is the case where nand_match_ecc_req() returns a different error code than ENOTSUPP. (Currently, this happens only when insane 'oobavail' is passed.) ENOTSUPP means 'required ECC setting is not supported'. Other error code is more significant, so it is not a good reason to fall back to miximization, IMHO. -- Best Regards Masahiro Yamada