Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp4366675imm; Wed, 30 May 2018 04:26:43 -0700 (PDT) X-Google-Smtp-Source: ADUXVKJBl9BWzU6aBKJfRi+GotfjJ0mXCMM8RDsVuOFYVYOLYwL2uxU3w7iOH7d6WtNPR67FXblk X-Received: by 2002:a62:860b:: with SMTP id x11-v6mr2409726pfd.92.1527679603704; Wed, 30 May 2018 04:26:43 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1527679603; cv=none; d=google.com; s=arc-20160816; b=wdKBVLTGUn45W41VItgDpuy/gLkZ6mkOW1PEEr3lylHTXWbpZM4cbNJS+U7o+Y0SIN nlmIIhHQrzLuJjzYTGyttidbopdC3Ye+uPpxbO0H7xWiaFt4AY+eXaOJgq5I6FSbIY9x uYPK1gyeLQCJRML49Ts8lkOp8LEENuSRJsrIfQILQPwWqdeEo22aq4bzgwpdPIhBv5DE 00vZgPThoOpOBHLwBOog8JAp9iOWSgmLg2TgNsKHWiAT6snLoZON+n95OveIV/7ZrDTb S8HitgHhFZbPj6kvQWLWWmSlA6rLKefvOgqfT5VYpUZF7tTUU7s56Y1LiSEjrAOVRCc4 elDw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject:dkim-signature :arc-authentication-results; bh=S8Ibx9NToXEplrYI1nisiVqwjrig7T8bJb2Ia2Juq0s=; b=pDevft36MclLps5VwXs8Ypmz/Lb/04icr/vuEgRNJVZWqL2WxAIaFEbOVi3wPbX1pX UFUhvRoMNBXyBhm/1Wm+J3Su5Mgp3IqtL5dDj7NW4WaKYvBwYaKmQPyTTGY22Fc90pkO 1Z/kNiD8SaKYois5uKE74CseFxAa93uFjmcdfsBWEjtcsEFAJzt/iH4LMBPVQqPwVIUj zLxASLNDjP/hj/ZVPy8Q3BPsFBPlsSAbOg0WHHxNmMGVvqZM20V38mL+jOVzyBmLshBZ XwPyN2011oIWG24kJ7wSmiZtQrMTGZnAX8roOSdosuOvDN8rtZkLNEyCv07pcrv6n014 zJQg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=qmDaJlU/; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id w1-v6si27302072pgp.10.2018.05.30.04.26.29; Wed, 30 May 2018 04:26:43 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=qmDaJlU/; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1751929AbeE3LZr (ORCPT + 99 others); Wed, 30 May 2018 07:25:47 -0400 Received: from mail-wm0-f68.google.com ([74.125.82.68]:39525 "EHLO mail-wm0-f68.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751462AbeE3LZm (ORCPT ); Wed, 30 May 2018 07:25:42 -0400 Received: by mail-wm0-f68.google.com with SMTP id f8-v6so47116365wmc.4; Wed, 30 May 2018 04:25:41 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=subject:to:cc:references:from:message-id:date:user-agent :mime-version:in-reply-to:content-language:content-transfer-encoding; bh=S8Ibx9NToXEplrYI1nisiVqwjrig7T8bJb2Ia2Juq0s=; b=qmDaJlU/l7IHBsOaSaHoyOTRQ4rdCO3H3mHjLSzsawGiAQwCTrjWvn39AQOF9s2bQP HVRoW/uDZKr2AQYnG2Q4PnYkSDstiD+0Q/04G36PXFgPmuUXwXmv8eWOyMi2CwdETcon mhUKxUs6ufP8CE8+65IloGx09oOH5v9k/UaSbIdQJFuWF1pTzBIpbd4Ux4hquCqIMp/s 4nDV1SQttCpEgytmN7rRoZRTlB17+ujf2Zhq+fBMre3BwWDzUaZvafMZR2AAKE9FujxD 6f9yNOsWxFvgn15CIiUjAXckW7hq1XK7fVLtF4SVmda2G6Ka03WtTJmJR2iyEF6VrzyR /pKQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:subject:to:cc:references:from:message-id:date :user-agent:mime-version:in-reply-to:content-language :content-transfer-encoding; bh=S8Ibx9NToXEplrYI1nisiVqwjrig7T8bJb2Ia2Juq0s=; b=hVJpFXugTb5xBwNFQyumAWivlqSZSngsmGD+8tR0bJTDaJUm58wA7fWCR+jsGFQiPS 9i2otrEcWfP2g6NOomfF2+Cji3V5jm00kQDRugOkGmmVaT4mumlkYleKIIrJRvzN0arK x3P6Rl+kztX+gQStoW6/ivqmqEra71BMPSVOaJ1Gfm4JKLXxCzIegIuLSGtYc0QZqctJ Cmj2yjVj54ugFz7jskRlnPNwvTviU8wkt1SX8rnqSxOEGL9pfh5pD6eP4LMIy0opldBo kaBRw3bx2N6x40wXbDONB4PIIxSbTDnJdqe6QXiNJLIJ/w3hd7TXdF1e38z96lMrM+3j nETA== X-Gm-Message-State: ALKqPwfMd5eo32OVmFuq+/GOXz/q8WFA9O3OM1oXu8nhLbaGjzAs3pxf P5iIe8ohFSZbuwsmgHfgZu6xmtDd X-Received: by 2002:a1c:91c4:: with SMTP id t187-v6mr1132543wmd.19.1527679540322; Wed, 30 May 2018 04:25:40 -0700 (PDT) Received: from [192.168.43.97] (cst-prg-9-157.cust.vodafone.cz. [46.135.9.157]) by smtp.gmail.com with ESMTPSA id j13-v6sm31371566wre.38.2018.05.30.04.25.38 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Wed, 30 May 2018 04:25:39 -0700 (PDT) Subject: Re: [PATCH 6/6] mfd: da9063: Add DA9063L support To: Steve Twiss , "linux-kernel@vger.kernel.org" Cc: Marek Vasut , Geert Uytterhoeven , Lee Jones , Mark Brown , Wolfram Sang , "linux-renesas-soc@vger.kernel.org" References: <20180523114230.10109-1-marek.vasut+renesas@gmail.com> <20180523114230.10109-6-marek.vasut+renesas@gmail.com> <6ED8E3B22081A4459DAC7699F3695FB701941A47F0@SW-EX-MBX02.diasemi.com> <6ED8E3B22081A4459DAC7699F3695FB701941A4866@SW-EX-MBX02.diasemi.com> <3d81a469-e54f-953d-7600-7ddf3d026ca1@gmail.com> <6ED8E3B22081A4459DAC7699F3695FB701941A4F93@SW-EX-MBX02.diasemi.com> From: Marek Vasut Message-ID: Date: Wed, 30 May 2018 13:24:38 +0200 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:52.0) Gecko/20100101 Thunderbird/52.8.0 MIME-Version: 1.0 In-Reply-To: <6ED8E3B22081A4459DAC7699F3695FB701941A4F93@SW-EX-MBX02.diasemi.com> Content-Type: text/plain; charset=utf-8 Content-Language: en-US Content-Transfer-Encoding: 7bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 05/24/2018 07:30 PM, Steve Twiss wrote: > On 24 May 2018 15:51 Marek Vasut wrote: > > Hi Marek, > >> To: Steve Twiss ; linux-kernel@vger.kernel.org >> Cc: Marek Vasut ; Geert Uytterhoeven >> ; Lee Jones ; Mark Brown >> ; Wolfram Sang ; >> linux-renesas-soc@vger.kernel.org >> Subject: Re: [PATCH 6/6] mfd: da9063: Add DA9063L support >> >> On 05/24/2018 02:32 PM, Steve Twiss wrote: >>> On 24 May 2018 @ 12:49 Steve Twiss wrote: >>>>> On 23 May 2018 12:43 Marek Vasut wrote, >>>>> >>>>> To: linux-kernel@vger.kernel.org >>>>> Subject: [PATCH 6/6] mfd: da9063: Add DA9063L support >>>>> >>>>> Add support for DA9063L, which is a reduced variant of the DA9063 with less regulators and without RTC. >>>>> >>>> >>>> There's potentially more to this file. Without an RTC the regmap >>>> access tables would change and the usual DA9063 (BB silicon) tables would become invalid. >>>> The tables for da9063_bb_readable_ranges, da9063_bb_writeable_ranges, >>>> da9063_bb_volatile_ranges, would need to be updated for DA9063L, if a new chip model was needed. >>>> >>>> The new ranges would be this (see below), and would remove any RTC accesses in the new chip model. >>>> >>>> static const struct regmap_range da9063l_bb_readable_ranges[] = { >>>> { >>>> .range_min = DA9063_REG_PAGE_CON, >>>> .range_max = DA9063_REG_MON_A10_RES, >>>> }, { >>>> .range_min = DA9063_REG_SEQ, >>>> .range_max = DA9063_REG_ID_32_31, >>>> }, { >>>> .range_min = DA9063_REG_SEQ_A, >>>> .range_max = DA9063_REG_AUTO3_LOW, >>>> }, { >>>> .range_min = DA9063_REG_T_OFFSET, >>>> .range_max = DA9063_BB_REG_GP_ID_19, >>>> }, { >>>> .range_min = DA9063_REG_CHIP_ID, >>>> .range_max = DA9063_REG_CHIP_VARIANT, >>>> }, >>>> }; >>>> >>>> static const struct regmap_range da9063l_bb_writeable_ranges[] = { >>>> { >>>> .range_min = DA9063_REG_PAGE_CON, >>>> .range_max = DA9063_REG_PAGE_CON, >>>> }, { >>>> .range_min = DA9063_REG_FAULT_LOG, >>>> .range_max = DA9063_REG_VSYS_MON, >>>> }, { >>>> .range_min = DA9063_REG_SEQ, >>>> .range_max = DA9063_REG_ID_32_31, >>>> }, { >>>> .range_min = DA9063_REG_SEQ_A, >>>> .range_max = DA9063_REG_AUTO3_LOW, >>>> }, { >>>> .range_min = DA9063_REG_CONFIG_I, >>>> .range_max = DA9063_BB_REG_MON_REG_4, >>>> }, { >>>> .range_min = DA9063_BB_REG_GP_ID_0, >>>> .range_max = DA9063_BB_REG_GP_ID_19, >>>> }, >>>> }; >>>> >>>> static const struct regmap_range da9063l_bb_volatile_ranges[] = { >>>> { >>>> .range_min = DA9063_REG_PAGE_CON, >>>> .range_max = DA9063_REG_EVENT_D, >>>> }, { >>>> .range_min = DA9063_REG_CONTROL_A, >>>> .range_max = DA9063_REG_CONTROL_B, >>>> }, { >>>> .range_min = DA9063_REG_CONTROL_E, >>>> .range_max = DA9063_REG_CONTROL_F, >>>> }, { >>>> .range_min = DA9063_REG_BCORE2_CONT, >>>> .range_max = DA9063_REG_LDO11_CONT, >>>> }, { >>>> .range_min = DA9063_REG_DVC_1, >>>> .range_max = DA9063_REG_ADC_MAN, >>>> }, { >>>> .range_min = DA9063_REG_ADC_RES_L, >>>> .range_max = DA9063_REG_MON_A10_RES, >>>> }, { >>>> .range_min = DA9063_REG_SEQ, >>>> .range_max = DA9063_REG_SEQ, >>>> }, { >>>> .range_min = DA9063_REG_EN_32K, >>>> .range_max = DA9063_REG_EN_32K, >>>> }, { >>>> .range_min = DA9063_BB_REG_MON_REG_5, >>>> .range_max = DA9063_BB_REG_MON_REG_6, >>>> }, >>>> }; >>>> >>>> However this is a larger and more wide-ranging change compared to the >>>> one proposed by Marek, and would require other alterations to fit >>>> this in. Also I'm undecided to what it would really add apart from a >>>> new chip model: I have been told accessing the DA9063 RTC register locations >>>> has no effect in the DA9063L. >>> >>> Looking at this further, there is also a new IRQ regmap. >>> Again this comes down to whether a full chip model is needed or not. >>> If not, then the IRQ map does not need to be changed as given. Otherwise the >>> removal of the following: >>> >>> [DA9063_IRQ_ALARM] = { >>> .reg_offset = DA9063_REG_EVENT_A_OFFSET, >>> .mask = DA9063_M_ALARM, >>> }, >>> [DA9063_IRQ_TICK] = { >>> .reg_offset = DA9063_REG_EVENT_A_OFFSET, >>> .mask = DA9063_M_TICK, >>> }, >>> >>> prior to registering the IRQs in the chip model would be needed. >>> The new regmap_irq would be: >>> >>> static const struct regmap_irq da9063l_irqs[] = { >>> /* DA9063 event A register */ >>> [DA9063L_IRQ_ONKEY] = { >>> .reg_offset = DA9063_REG_EVENT_A_OFFSET, >>> .mask = DA9063_M_ONKEY, >>> }, >>> [DA9063L_IRQ_ADC_RDY] = { >>> .reg_offset = DA9063_REG_EVENT_A_OFFSET, >>> .mask = DA9063_M_ADC_RDY, >>> }, >>> [DA9063L_IRQ_SEQ_RDY] = { >>> .reg_offset = DA9063_REG_EVENT_A_OFFSET, >>> .mask = DA9063_M_SEQ_RDY, >>> }, >>> /* DA9063 event B register */ >>> [DA9063L_IRQ_WAKE] = { >>> .reg_offset = DA9063_REG_EVENT_B_OFFSET, >>> .mask = DA9063_M_WAKE, >>> }, >>> [DA9063L_IRQ_TEMP] = { >>> .reg_offset = DA9063_REG_EVENT_B_OFFSET, >>> .mask = DA9063_M_TEMP, >>> }, >>> [DA9063L_IRQ_COMP_1V2] = { >>> .reg_offset = DA9063_REG_EVENT_B_OFFSET, >>> .mask = DA9063_M_COMP_1V2, >>> }, >>> [DA9063L_IRQ_LDO_LIM] = { >>> .reg_offset = DA9063_REG_EVENT_B_OFFSET, >>> .mask = DA9063_M_LDO_LIM, >>> }, >>> [DA9063L_IRQ_REG_UVOV] = { >>> .reg_offset = DA9063_REG_EVENT_B_OFFSET, >>> .mask = DA9063_M_UVOV, >>> }, >>> [DA9063L_IRQ_DVC_RDY] = { >>> .reg_offset = DA9063_REG_EVENT_B_OFFSET, >>> .mask = DA9063_M_DVC_RDY, >>> }, >>> [DA9063L_IRQ_VDD_MON] = { >>> .reg_offset = DA9063_REG_EVENT_B_OFFSET, >>> .mask = DA9063_M_VDD_MON, >>> }, >>> [DA9063L_IRQ_WARN] = { >>> .reg_offset = DA9063_REG_EVENT_B_OFFSET, >>> .mask = DA9063_M_VDD_WARN, >>> }, >>> /* DA9063 event C register */ >>> [DA9063L_IRQ_GPI0] = { >>> .reg_offset = DA9063_REG_EVENT_C_OFFSET, >>> .mask = DA9063_M_GPI0, >>> }, >>> [DA9063L_IRQ_GPI1] = { >>> .reg_offset = DA9063_REG_EVENT_C_OFFSET, >>> .mask = DA9063_M_GPI1, >>> }, >>> [DA9063L_IRQ_GPI2] = { >>> .reg_offset = DA9063_REG_EVENT_C_OFFSET, >>> .mask = DA9063_M_GPI2, >>> }, >>> [DA9063L_IRQ_GPI3] = { >>> .reg_offset = DA9063_REG_EVENT_C_OFFSET, >>> .mask = DA9063_M_GPI3, >>> }, >>> [DA9063L_IRQ_GPI4] = { >>> .reg_offset = DA9063_REG_EVENT_C_OFFSET, >>> .mask = DA9063_M_GPI4, >>> }, >>> [DA9063L_IRQ_GPI5] = { >>> .reg_offset = DA9063_REG_EVENT_C_OFFSET, >>> .mask = DA9063_M_GPI5, >>> }, >>> [DA9063L_IRQ_GPI6] = { >>> .reg_offset = DA9063_REG_EVENT_C_OFFSET, >>> .mask = DA9063_M_GPI6, >>> }, >>> [DA9063L_IRQ_GPI7] = { >>> .reg_offset = DA9063_REG_EVENT_C_OFFSET, >>> .mask = DA9063_M_GPI7, >>> }, >>> /* DA9063 event D register */ >>> [DA9063L_IRQ_GPI8] = { >>> .reg_offset = DA9063_REG_EVENT_D_OFFSET, >>> .mask = DA9063_M_GPI8, >>> }, >>> [DA9063L_IRQ_GPI9] = { >>> .reg_offset = DA9063_REG_EVENT_D_OFFSET, >>> .mask = DA9063_M_GPI9, >>> }, >>> [DA9063L_IRQ_GPI10] = { >>> .reg_offset = DA9063_REG_EVENT_D_OFFSET, >>> .mask = DA9063_M_GPI10, >>> }, >>> [DA9063L_IRQ_GPI11] = { >>> .reg_offset = DA9063_REG_EVENT_D_OFFSET, >>> .mask = DA9063_M_GPI11, >>> }, >>> [DA9063L_IRQ_GPI12] = { >>> .reg_offset = DA9063_REG_EVENT_D_OFFSET, >>> .mask = DA9063_M_GPI12, >>> }, >>> [DA9063L_IRQ_GPI13] = { >>> .reg_offset = DA9063_REG_EVENT_D_OFFSET, >>> .mask = DA9063_M_GPI13, >>> }, >>> [DA9063L_IRQ_GPI14] = { >>> .reg_offset = DA9063_REG_EVENT_D_OFFSET, >>> .mask = DA9063_M_GPI14, >>> }, >>> [DA9063L_IRQ_GPI15] = { >>> .reg_offset = DA9063_REG_EVENT_D_OFFSET, >>> .mask = DA9063_M_GPI15, >>> }, >>> }; >> >> We can probably do the same trick with the regmaps and irqmaps as with the >> rest, that is, reorder them and register only a smaller portion ? > > I like the "reorder and only register a smaller portion" trick. But it wouldn't work > with what I gave earlier today, without some modification. > For instance, the first register readable entry range in the DA9063 BB is: > > static const struct regmap_range da9063_bb_readable_ranges[] = { > { > .range_min = DA9063_REG_PAGE_CON, > .range_max = DA9063_BB_REG_SECOND_D, > }, { > > But for the DA9063L, this first range entry would be changed, not removed: > > static const struct regmap_range da9063l_bb_readable_ranges[] = { > { > .range_min = DA9063_REG_PAGE_CON, > .range_max = DA9063_REG_MON_A10_RES, > }, { > > So it's not all-or-nothing. But possibly it could be made to work if those ranges were split > into two pieces. > > However, it might get messy to maintain in future -- sometimes register ranges need to be > updated with new components or if a new feature is added -- usually I need to work it > all out on paper with the full register map. Splitting up ranges might make it a little > messier. But, it's not impossible. > > For the DA9062 and DA9061 this was done using separate ranges and using the macro > regmap_reg_range(). It's not that messy to read, e.g. > https://git.kernel.org/pub/scm/linux/kernel/git/next/linux-next.git/tree/drivers/mfd/da9062-core.c?h=next-20180517#n367 Hum, can you point me to the datasheet sections so I can check this difference please ? I think I have the rest of the feedback addressed, so I want to check this one before submitting the next version. -- Best regards, Marek Vasut