Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp358099imm; Thu, 31 May 2018 01:31:14 -0700 (PDT) X-Google-Smtp-Source: ADUXVKJ1Cfk7JkYSQqII0ByQnYlYbm8YlJbein2Hx1uI/FGdEu+TAVVjXiCKNO9vAZpXFfUKttgT X-Received: by 2002:a63:ae06:: with SMTP id q6-v6mr4781418pgf.255.1527755474826; Thu, 31 May 2018 01:31:14 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1527755474; cv=none; d=google.com; s=arc-20160816; b=qniRlAn+C/sIdGB7EF+WR2mK6gIeW0zlulmPLCQFvHrVSSNJU0QRpmpoPpvN49PpE0 2+PonNUdrk2Di3Y71AT5iu3vek7T5sLqYEPnV62VQtxWW4cszXA9XvXcfT42fT4KnxYC vzXYaLtUkhBHGeBwgI3x6YwZwkF5BciSaFYQyC6kK1mKhDdQEBlczKWBBGzO96Z6P4aA l7kMjhdfAEAZ3Fa22msutm0G5Gpywljyc2bhKU+5+rHRuEd9m32/lMt4sBC19ccfz8Wp By2HamuaLhg2pm6TCPjtWKAoDqRL2W5+8pYhQPjaN215uPfyVTVRI/SGTrfOY5BrXi4r 2m1A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=cSH+1if7VoDOZxnFwBBLGxQ4PTPbv2lDALSEdqm4BHo=; b=soSXvGxZU1d4l0tLJOpX/Qm0ah+zCzHHzgHEbVdR9h6I9SFNQvtnWUpo9a3vWEFQwp byt1cx6pk785zXv4NhFTMJSJrOSpPqkJVD3RrTaJL1RgPjYuozRNC+Hutsbj8UpSQl2v GhDe94q7b7goiWkpblJh4BUCKaxHNb8VDjmW+otQDE8vZmCpaGs/H5qMOSd/eI3P6Qyv 6RG43znA5QlLrhMgQQL3F4IIi/PkhLfMGQ2ByahCkmQWEc3uKa4WIPfOROeUlLsV1T/y j4OH1WB1xCM/O6Bes/c+ts9TiBFvRxM+yTp7A3MJq9kS2yBwoG8COi6wy4DRgkcUkJ0E NUDg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id t9-v6si1738306pgn.559.2018.05.31.01.31.00; Thu, 31 May 2018 01:31:14 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1754112AbeEaI2W (ORCPT + 99 others); Thu, 31 May 2018 04:28:22 -0400 Received: from mx07-00178001.pphosted.com ([62.209.51.94]:26089 "EHLO mx07-00178001.pphosted.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1754034AbeEaI2U (ORCPT ); Thu, 31 May 2018 04:28:20 -0400 Received: from pps.filterd (m0046037.ppops.net [127.0.0.1]) by mx07-.pphosted.com (8.16.0.21/8.16.0.21) with SMTP id w4V8NxRf002413; Thu, 31 May 2018 10:27:43 +0200 Received: from beta.dmz-eu.st.com (beta.dmz-eu.st.com [164.129.1.35]) by mx07-00178001.pphosted.com with ESMTP id 2j9un34d93-1 (version=TLSv1 cipher=ECDHE-RSA-AES256-SHA bits=256 verify=NOT); Thu, 31 May 2018 10:27:43 +0200 Received: from zeta.dmz-eu.st.com (zeta.dmz-eu.st.com [164.129.230.9]) by beta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 87C7231; Thu, 31 May 2018 08:27:42 +0000 (GMT) Received: from Webmail-eu.st.com (Safex1hubcas21.st.com [10.75.90.44]) by zeta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 654D01620; Thu, 31 May 2018 08:27:42 +0000 (GMT) Received: from SAFEX1HUBCAS22.st.com (10.75.90.93) by SAFEX1HUBCAS21.st.com (10.75.90.44) with Microsoft SMTP Server (TLS) id 14.3.361.1; Thu, 31 May 2018 10:27:42 +0200 Received: from localhost (10.129.5.196) by Webmail-ga.st.com (10.75.90.48) with Microsoft SMTP Server (TLS) id 14.3.361.1; Thu, 31 May 2018 10:27:41 +0200 From: Fabien Dessenne To: Rob Herring , Mark Rutland , Maxime Coquelin , Alexandre Torgue , Jassi Brar , "Ludovic Barre" , , , CC: Benjamin Gaignard , Loic Pallardy , Arnaud Pouliquen Subject: [RESEND PATCH v4 1/2] dt-bindings: mailbox: add STMicroelectronics STM32 IPCC binding Date: Thu, 31 May 2018 10:27:24 +0200 Message-ID: <1527755245-27817-2-git-send-email-fabien.dessenne@st.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1527755245-27817-1-git-send-email-fabien.dessenne@st.com> References: <1527755245-27817-1-git-send-email-fabien.dessenne@st.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.129.5.196] X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:,, definitions=2018-05-31_04:,, signatures=0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add a binding for the STMicroelectronics STM32 IPCC block exposing a mailbox mechanism between two processors. Signed-off-by: Fabien Dessenne Signed-off-by: Ludovic Barre Reviewed-by: Rob Herring --- .../devicetree/bindings/mailbox/stm32-ipcc.txt | 47 ++++++++++++++++++++++ 1 file changed, 47 insertions(+) create mode 100644 Documentation/devicetree/bindings/mailbox/stm32-ipcc.txt diff --git a/Documentation/devicetree/bindings/mailbox/stm32-ipcc.txt b/Documentation/devicetree/bindings/mailbox/stm32-ipcc.txt new file mode 100644 index 0000000..1d2b7fe --- /dev/null +++ b/Documentation/devicetree/bindings/mailbox/stm32-ipcc.txt @@ -0,0 +1,47 @@ +* STMicroelectronics STM32 IPCC (Inter-Processor Communication Controller) + +The IPCC block provides a non blocking signaling mechanism to post and +retrieve messages in an atomic way between two processors. +It provides the signaling for N bidirectionnal channels. The number of channels +(N) can be read from a dedicated register. + +Required properties: +- compatible: Must be "st,stm32mp1-ipcc" +- reg: Register address range (base address and length) +- st,proc-id: Processor id using the mailbox (0 or 1) +- clocks: Input clock +- interrupt-names: List of names for the interrupts described by the interrupt + property. Must contain the following entries: + - "rx" + - "tx" + - "wakeup" +- interrupts: Interrupt specifiers for "rx channel occupied", "tx channel + free" and "system wakeup". +- #mbox-cells: Number of cells required for the mailbox specifier. Must be 1. + The data contained in the mbox specifier of the "mboxes" + property in the client node is the mailbox channel index. + +Optional properties: +- wakeup-source: Flag to indicate whether this device can wake up the system + + + +Example: + ipcc: mailbox@4c001000 { + compatible = "st,stm32mp1-ipcc"; + #mbox-cells = <1>; + reg = <0x4c001000 0x400>; + st,proc-id = <0>; + interrupts-extended = <&intc GIC_SPI 100 IRQ_TYPE_NONE>, + <&intc GIC_SPI 101 IRQ_TYPE_NONE>, + <&aiec 62 1>; + interrupt-names = "rx", "tx", "wakeup"; + clocks = <&rcc_clk IPCC>; + wakeup-source; + } + +Client: + mbox_test { + ... + mboxes = <&ipcc 0>, <&ipcc 1>; + }; -- 2.7.4