Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp1574954imm; Sat, 2 Jun 2018 04:13:47 -0700 (PDT) X-Google-Smtp-Source: ADUXVKJ91kjAS92ivCnV8UVyIIwh2zA8IdE4UHGuMFqVVsCkqDXT2ZNh7V2H24P7kFuBqXfOi1o3 X-Received: by 2002:a17:902:7b95:: with SMTP id w21-v6mr11093229pll.255.1527938026992; Sat, 02 Jun 2018 04:13:46 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1527938026; cv=none; d=google.com; s=arc-20160816; b=SicPeOBYzhxUWmvvXVN1deF/W1jPP3B6rkXrc08KHFB3Ax8uu9XgofHobdv6kKU7z+ axH/zuhrNdfVDxcOyUSvFEgU2z1uOPWJ2BwINJcU9eVTULOBlDo1HmvmAiJdxpDmIeQP p+L+2Q70MazfuuPLs4qPRpXNnJvd0MstveFS8cGJBTAGsqaI86fEFev7xDq7D3NbUlbp mHdpn2xeUOhIbLxw6sN9g251t47thZpFG751KgpwzDomvYauQFjW8KGKU+k9/PLkZsQE Ht7+KSlYjMzziTILpxM9a+F0Dvc9cMVgXhKDhM8XxWO3JuJkpGng8aMx4IvCe9tK6RqN 8RYA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:references :in-reply-to:message-id:date:subject:cc:to:from:dkim-signature :arc-authentication-results; bh=Es0S++efjeIkFeYG1MtwXjSZcmA4BAjDFYVN8s6Vcq8=; b=C0PjfJksWlxzr/Woy0o70zguMYKP+bHxYS0gziSFlKkvRlHJKsGwwFHHe5ra89Zn3V ZjZlZKdwxYTkTkisUKTfwa4eJmAH10FJXEQBE0dJJKo89Rz8F1RKgZFhDmy19FxlQSBF DwqR0pqHOHJHz6jLhjc3ydG9B+lHXZr4pnQv00j2g0JHkSslnwtt8k1577PQmMLfLP74 lzUA4E5V2Pl59nm449xxUVUZnvjX4Z/VwF6kSO62/7LqKr0mma6uO0ac4O662vahHpfP UsAEeQGDixbs31sAmdMnDB9nsHafTCfjET0SZpJZMNd6oh7qnD9OzV5yP8hgrYOKkmKn vIeg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=AAEGPU+m; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id h189-v6si15993112pge.266.2018.06.02.04.13.32; Sat, 02 Jun 2018 04:13:46 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=AAEGPU+m; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1751871AbeFBLLr (ORCPT + 99 others); Sat, 2 Jun 2018 07:11:47 -0400 Received: from mail-lf0-f67.google.com ([209.85.215.67]:44162 "EHLO mail-lf0-f67.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751813AbeFBLLm (ORCPT ); Sat, 2 Jun 2018 07:11:42 -0400 Received: by mail-lf0-f67.google.com with SMTP id 36-v6so16479705lfr.11 for ; Sat, 02 Jun 2018 04:11:41 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :in-reply-to:references; bh=Es0S++efjeIkFeYG1MtwXjSZcmA4BAjDFYVN8s6Vcq8=; b=AAEGPU+mxWHKSY6SayEUNT57aavVyQKy9vRqFp5JU0FAah11dLq4vLMGsxvRMS1A5d O2mMa9R8MpOh8zJvgJGMIkNBiqqJBXA7ONZCwN2gRhRVDbJTr/WQQDJS/CwbHoe5X6q3 0dB5osbiBA05LtvPLlp5quIfbvL5Mc23vY+c8= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:in-reply-to:references; bh=Es0S++efjeIkFeYG1MtwXjSZcmA4BAjDFYVN8s6Vcq8=; b=kjlz5wxFQr+M+7hRrHKx4mS0jMacs1X5HfThdkxHaHihTOmX4Hj3xj5z1rBcrG8nCs Cmif50GxxojaOUZxQlpZfEDGWFYqmVCyLKFLQYdXN2vnNWu7NhXM+fP2i7J1lXh0hf0p m2O1Th++hbXN8igfyjHf9K3MK+l56V9ewy5uUHp3Db4BMwR26ZwbonVv4BPzht5b9Asg JE6s/7/ZXTqywLhkX2HGQdy5G2zNyZWrLdork3UnZttseDq/+4CLfPONUejw6Eg1TUyO L09jXC+dSbQyuB9RNgT2NVAiJ/l3LNqJ7/3U0IncM1c+CslsaOvi4voaiDUhvn+5KryI jYJA== X-Gm-Message-State: ALKqPwcvToGOMVBKoltimPAjU/fqHaOpEVrOEdR/+FRdZ28hzCU3YkDO VGIHmASvLG/KSbABfGXZSCPkAg== X-Received: by 2002:a19:e82c:: with SMTP id f44-v6mr8469748lfh.19.1527937900817; Sat, 02 Jun 2018 04:11:40 -0700 (PDT) Received: from localhost (88-113-68-225.elisa-laajakaista.fi. [88.113.68.225]) by smtp.gmail.com with ESMTPSA id t9-v6sm8643790ljh.66.2018.06.02.04.11.39 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Sat, 02 Jun 2018 04:11:40 -0700 (PDT) From: Amit Kucheria To: linux-arm-msm@vger.kernel.org Cc: rnayak@codeaurora.org, bjorn.andersson@linaro.org, edubezval@gmail.com, Zhang Rui , Rob Herring , Mark Rutland , linux-pm@vger.kernel.org (open list:THERMAL), devicetree@vger.kernel.org (open list:OPEN FIRMWARE AND FLATTENED DEVICE TREE BINDINGS), linux-kernel@vger.kernel.org (open list) Subject: [PATCH 1/2] thermal: tsens: Add support for SDM845 platform Date: Sat, 2 Jun 2018 14:11:12 +0300 Message-Id: <7a0f33cff94f41110bdbff14d28d36074fae2a7d.1527937396.git.amit.kucheria@linaro.org> X-Mailer: git-send-email 2.7.4 In-Reply-To: References: In-Reply-To: References: Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org There are two tsens blocks on the SDM845. These will be configured through the devicetree. Signed-off-by: Amit Kucheria --- .../devicetree/bindings/thermal/qcom-tsens.txt | 1 + drivers/thermal/qcom/Makefile | 2 +- drivers/thermal/qcom/tsens-sdm845.c | 98 ++++++++++++++++++++++ drivers/thermal/qcom/tsens.c | 3 + drivers/thermal/qcom/tsens.h | 1 + 5 files changed, 104 insertions(+), 1 deletion(-) create mode 100644 drivers/thermal/qcom/tsens-sdm845.c diff --git a/Documentation/devicetree/bindings/thermal/qcom-tsens.txt b/Documentation/devicetree/bindings/thermal/qcom-tsens.txt index 292ed89..8652499 100644 --- a/Documentation/devicetree/bindings/thermal/qcom-tsens.txt +++ b/Documentation/devicetree/bindings/thermal/qcom-tsens.txt @@ -5,6 +5,7 @@ Required properties: - "qcom,msm8916-tsens" : For 8916 Family of SoCs - "qcom,msm8974-tsens" : For 8974 Family of SoCs - "qcom,msm8996-tsens" : For 8996 Family of SoCs + - "qcom,sdm845-tsens" : For SDM845 Family of SoCs - reg: Address range of the thermal registers - #thermal-sensor-cells : Should be 1. See ./thermal.txt for a description. diff --git a/drivers/thermal/qcom/Makefile b/drivers/thermal/qcom/Makefile index 2cc2193..dc9f169 100644 --- a/drivers/thermal/qcom/Makefile +++ b/drivers/thermal/qcom/Makefile @@ -1,2 +1,2 @@ obj-$(CONFIG_QCOM_TSENS) += qcom_tsens.o -qcom_tsens-y += tsens.o tsens-common.o tsens-8916.o tsens-8974.o tsens-8960.o tsens-8996.o +qcom_tsens-y += tsens.o tsens-common.o tsens-8916.o tsens-8974.o tsens-8960.o tsens-8996.o tsens-sdm845.o diff --git a/drivers/thermal/qcom/tsens-sdm845.c b/drivers/thermal/qcom/tsens-sdm845.c new file mode 100644 index 0000000..5d78f0b --- /dev/null +++ b/drivers/thermal/qcom/tsens-sdm845.c @@ -0,0 +1,98 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * Copyright (c) 2018, Linaro Limited + */ + +#include +#include +#include +#include "tsens.h" + +#define CNTL_OFFSET 4 +/* CNTL_OFFSET bitmasks */ +#define EN BIT(0) +#define SW_RST BIT(1) + +#define SENSOR0_SHIFT 3 + +#define TRDY_OFFSET 0xe4 +#define TRDY_READY_BIT BIT(1) + +#define STATUS_OFFSET 0xa0 +#define LAST_TEMP_MASK 0xfff +#define STATUS_VALID_BIT BIT(21) +#define CODE_SIGN_BIT BIT(11) + +static int get_temp_sdm845(struct tsens_device *tmdev, int id, int *temp) +{ + struct tsens_sensor *s = &tmdev->sensor[id]; + u32 code; + unsigned int sensor_addr; + int last_temp = 0, last_temp2 = 0, last_temp3 = 0, ret; + + ret = regmap_read(tmdev->map, TRDY_OFFSET, &code); + if (ret) + return ret; + if (code & TRDY_READY_BIT) + return -ENODATA; + + sensor_addr = STATUS_OFFSET + s->hw_id * 4; + ret = regmap_read(tmdev->map, sensor_addr, &code); + if (ret) + return ret; + last_temp = code & LAST_TEMP_MASK; + if (code & STATUS_VALID_BIT) + goto done; + + /* Try a second time */ + ret = regmap_read(tmdev->map, sensor_addr, &code); + if (ret) + return ret; + if (code & STATUS_VALID_BIT) { + last_temp = code & LAST_TEMP_MASK; + goto done; + } else { + last_temp2 = code & LAST_TEMP_MASK; + } + + /* Try a third/last time */ + ret = regmap_read(tmdev->map, sensor_addr, &code); + if (ret) + return ret; + if (code & STATUS_VALID_BIT) { + last_temp = code & LAST_TEMP_MASK; + goto done; + } else { + last_temp3 = code & LAST_TEMP_MASK; + } + + if (last_temp == last_temp2) + last_temp = last_temp2; + else if (last_temp2 == last_temp3) + last_temp = last_temp3; +done: + /* Code sign bit is the sign extension for a negative value */ + if (last_temp & CODE_SIGN_BIT) + last_temp |= ~CODE_SIGN_BIT; + + /* Temperatures are in deciCelicius */ + *temp = last_temp * 100; + + return 0; +} + +static const struct regmap_config tsens_config = { + .reg_bits = 32, + .val_bits = 32, + .reg_stride = 4, +}; + + +static const struct tsens_ops ops_sdm845 = { + .init = init_common, + .get_temp = get_temp_sdm845, +}; + +const struct tsens_data data_sdm845 = { + .ops = &ops_sdm845, +}; diff --git a/drivers/thermal/qcom/tsens.c b/drivers/thermal/qcom/tsens.c index 3f9fe6a..314a20f 100644 --- a/drivers/thermal/qcom/tsens.c +++ b/drivers/thermal/qcom/tsens.c @@ -72,6 +72,9 @@ static const struct of_device_id tsens_table[] = { }, { .compatible = "qcom,msm8996-tsens", .data = &data_8996, + }, { + .compatible = "qcom,sdm845-tsens", + .data = &data_sdm845, }, {} }; diff --git a/drivers/thermal/qcom/tsens.h b/drivers/thermal/qcom/tsens.h index 911c197..f15660d 100644 --- a/drivers/thermal/qcom/tsens.h +++ b/drivers/thermal/qcom/tsens.h @@ -90,5 +90,6 @@ int init_common(struct tsens_device *); int get_temp_common(struct tsens_device *, int, int *); extern const struct tsens_data data_8916, data_8974, data_8960, data_8996; +extern const struct tsens_data data_sdm845; #endif /* __QCOM_TSENS_H__ */ -- 2.7.4