Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp659663imm; Wed, 6 Jun 2018 04:04:43 -0700 (PDT) X-Google-Smtp-Source: ADUXVKL+i5Uhn5/2HS0Dt9D6JOoac8SQgFYpLtapf/pYnH0XlO0hQexMjL5UWa8rlVHo1r3r+iJR X-Received: by 2002:a63:63c4:: with SMTP id x187-v6mr2224268pgb.9.1528283083352; Wed, 06 Jun 2018 04:04:43 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1528283083; cv=none; d=google.com; s=arc-20160816; b=mlw6v6qis3CMiw0BtcluXehUHcBZaxsf4XRogp8NhLw1Tkr7w3ZFJrnavIZXOy3ZKZ b3BH2RaxmQ2wI/nPthKCWNj8LbyDvfD4WvOTzBPwr5oPsqoAChan5lYkvgaw6XRj+apN sqURiDwuZ8cYSxbQHpbx3py2dX1fVdB6VFT5Zre9c/RyE9KMqvWLakUal1Lqx5m/BVoO gFVAv6CdWAPQYS/vWdsiCjxlop6zPtFIVIs2x6GGVh41oXXnVBhn/30Bld6OJgvUibzt ZojseM4ig9k3DH0mi6kB+027F6ipSBeP5hKUm52S4IapWE/RqKHY5PYN1AND0Lg6aDlw 5QYQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date:dkim-signature:arc-authentication-results; bh=xZymECe1GlULSVCgT+0fYtj3VxDeAJXRxNwRRT/P83w=; b=sFWf8LTasRdtWMOmkGRLhrJnbCKIyfk7c1UX2ui77YzMFtPeEHXW7YYkHYXpjt4Z/G Qexpqe8dH/rmLCh08wjB6w6OoFg5fWTCx4hIsW7wEb4RaUPIMFCuFGYJNCZn6nh1Qoc/ YjVOkayaMwho3mpFPek9V8TSRI7IidGhMV4QhOh4PN+EH/qW2ODnqJoQ/dINB+gSz4Ek LXWfEfF6CwXVHB3PQRCfXtltmaTvV9yIY3R8kerQimcK5sEUjrxD/nKT1lUFKNgGI1Zo sjMNDYJATJ7Re9yWdYTrn0qdo0EokqTalPrbycPKHGDU7cwads3NyGzKuLPCoddLNUVo ZQIg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=OqYG+Py7; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id m12-v6si12115236pll.461.2018.06.06.04.04.29; Wed, 06 Jun 2018 04:04:43 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=OqYG+Py7; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S932518AbeFFLDH (ORCPT + 99 others); Wed, 6 Jun 2018 07:03:07 -0400 Received: from mail-wr0-f194.google.com ([209.85.128.194]:45200 "EHLO mail-wr0-f194.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S932413AbeFFLDC (ORCPT ); Wed, 6 Jun 2018 07:03:02 -0400 Received: by mail-wr0-f194.google.com with SMTP id o12-v6so5791187wrm.12; Wed, 06 Jun 2018 04:03:01 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=date:from:to:cc:subject:message-id:references:mime-version :content-disposition:in-reply-to:user-agent; bh=xZymECe1GlULSVCgT+0fYtj3VxDeAJXRxNwRRT/P83w=; b=OqYG+Py7T3cuA7iH+kDak3/n3xL04H1CHkYrkRYme3u/EaxafAYex06Mk9AUIoBDfx FepOBDtWMuI2zWLnJMgL+hdW4zNaePG1vvEk571RrXeCmi2Co03vOqEOW6ipM7pLjWOB CLWcuspY+npIqT7o3FpUK8alRuQq8M4TVITRhpB9ZB0SIsOa4+gLmw8r+VvNMKdioywz PCrA2v4G72mTJ35ZiglzBajZcZDVSUJhy7GIEnCtDry7us7qk1RkHSggso1VDlqAIHys ZF8X+BAbEGSXn2N6hb3VM7yxteGMDkKdZMBM7JKvrHkVKXp6eUymQpgNFNrLhNhw2TE4 Fuxg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:date:from:to:cc:subject:message-id:references :mime-version:content-disposition:in-reply-to:user-agent; bh=xZymECe1GlULSVCgT+0fYtj3VxDeAJXRxNwRRT/P83w=; b=ZCu3ep9Sq0R7LY9vliNivC0O5kSEPhAC221YWBDs5sbGjCU15Qxe8T++owz7VaehQM cv9tom7E7j44mfvAIx79ZFNowio9chFFhqtNFpUnnO4we6Mx4250L/TuEWaHoudBnFx8 UD0P7CGJjCrwdBz/7AUt6WARQg66MD30yiiGhUA7Iva4CIGzDVd7el+j2LUP7oqIwLXb KAPF3msvcOCHrlPnRd+VcL5CuyWndkXSZ02DL8BTm/xj3Hdw3+mf2LRYn+VxnfgQmDb5 bswpTwLzFUEw0F9LcS/0SBTptVxyKthGxgyKk51FOkknLIuf8dlZSa9oFgZnndIkA/9D dy2Q== X-Gm-Message-State: APt69E2CmS15rX04bBDM83DgiKPUPrq3XTSzAtN2itZ9tsyRAfh8b7lg VoJ04zVb4zMvPj697kg1Cu4= X-Received: by 2002:adf:9724:: with SMTP id r33-v6mr2080977wrb.79.1528282980661; Wed, 06 Jun 2018 04:03:00 -0700 (PDT) Received: from localhost (pD9E510DD.dip0.t-ipconnect.de. [217.229.16.221]) by smtp.gmail.com with ESMTPSA id l5-v6sm33128232wrn.92.2018.06.06.04.02.59 (version=TLS1_2 cipher=ECDHE-RSA-CHACHA20-POLY1305 bits=256/256); Wed, 06 Jun 2018 04:02:59 -0700 (PDT) Date: Wed, 6 Jun 2018 13:02:58 +0200 From: Thierry Reding To: Dmitry Osipenko Cc: Peter De Schrijver , Jonathan Hunter , Prashant Gaikwad , Michael Turquette , Stephen Boyd , Rob Herring , Mark Rutland , linux-tegra@vger.kernel.org, linux-clk@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Subject: Re: [PATCH v2 5/5] memory: tegra: Introduce Tegra20 EMC driver Message-ID: <20180606110258.GL11810@ulmo> References: <20180603223654.23324-1-digetx@gmail.com> <20180603223654.23324-6-digetx@gmail.com> MIME-Version: 1.0 Content-Type: multipart/signed; micalg=pgp-sha256; protocol="application/pgp-signature"; boundary="+278g007AL/ykmV8" Content-Disposition: inline In-Reply-To: <20180603223654.23324-6-digetx@gmail.com> User-Agent: Mutt/1.10.0 (2018-05-17) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org --+278g007AL/ykmV8 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline Content-Transfer-Encoding: quoted-printable On Mon, Jun 04, 2018 at 01:36:54AM +0300, Dmitry Osipenko wrote: > Introduce driver for the External Memory Controller (EMC) found on Tegra20 > chips, which controls the external DRAM on the board. The purpose of this > driver is to program memory timing for external memory on the EMC clock > rate change. >=20 > Signed-off-by: Dmitry Osipenko > --- > drivers/memory/tegra/Kconfig | 10 + > drivers/memory/tegra/Makefile | 1 + > drivers/memory/tegra/tegra20-emc.c | 586 +++++++++++++++++++++++++++++ > 3 files changed, 597 insertions(+) > create mode 100644 drivers/memory/tegra/tegra20-emc.c >=20 > diff --git a/drivers/memory/tegra/Kconfig b/drivers/memory/tegra/Kconfig > index 6d74e499e18d..34e0b70f5c5f 100644 > --- a/drivers/memory/tegra/Kconfig > +++ b/drivers/memory/tegra/Kconfig > @@ -6,6 +6,16 @@ config TEGRA_MC > This driver supports the Memory Controller (MC) hardware found on > NVIDIA Tegra SoCs. > =20 > +config TEGRA20_EMC > + bool "NVIDIA Tegra20 External Memory Controller driver" > + default y > + depends on ARCH_TEGRA_2x_SOC > + help > + This driver is for the External Memory Controller (EMC) found on > + Tegra20 chips. The EMC controls the external DRAM on the board. > + This driver is required to change memory timings / clock rate for > + external memory. > + > config TEGRA124_EMC > bool "NVIDIA Tegra124 External Memory Controller driver" > default y > diff --git a/drivers/memory/tegra/Makefile b/drivers/memory/tegra/Makefile > index 94ab16ba075b..3971a6b7c487 100644 > --- a/drivers/memory/tegra/Makefile > +++ b/drivers/memory/tegra/Makefile > @@ -10,5 +10,6 @@ tegra-mc-$(CONFIG_ARCH_TEGRA_210_SOC) +=3D tegra210.o > =20 > obj-$(CONFIG_TEGRA_MC) +=3D tegra-mc.o > =20 > +obj-$(CONFIG_TEGRA20_EMC) +=3D tegra20-emc.o > obj-$(CONFIG_TEGRA124_EMC) +=3D tegra124-emc.o > obj-$(CONFIG_ARCH_TEGRA_186_SOC) +=3D tegra186.o > diff --git a/drivers/memory/tegra/tegra20-emc.c b/drivers/memory/tegra/te= gra20-emc.c > new file mode 100644 > index 000000000000..26a18b5e7941 > --- /dev/null > +++ b/drivers/memory/tegra/tegra20-emc.c > @@ -0,0 +1,586 @@ > +// SPDX-License-Identifier: GPL-2.0 > +/* > + * Tegra20 External Memory Controller driver > + * > + * Author: Dmitry Osipenko > + */ > + > +#include > +#include > +#include > +#include > +#include > +#include > +#include > +#include > +#include > +#include > +#include > + > +#include > + > +#define EMC_INTSTATUS 0x000 > +#define EMC_INTMASK 0x004 > +#define EMC_TIMING_CONTROL 0x028 > +#define EMC_RC 0x02c > +#define EMC_RFC 0x030 > +#define EMC_RAS 0x034 > +#define EMC_RP 0x038 > +#define EMC_R2W 0x03c > +#define EMC_W2R 0x040 > +#define EMC_R2P 0x044 > +#define EMC_W2P 0x048 > +#define EMC_RD_RCD 0x04c > +#define EMC_WR_RCD 0x050 > +#define EMC_RRD 0x054 > +#define EMC_REXT 0x058 > +#define EMC_WDV 0x05c > +#define EMC_QUSE 0x060 > +#define EMC_QRST 0x064 > +#define EMC_QSAFE 0x068 > +#define EMC_RDV 0x06c > +#define EMC_REFRESH 0x070 > +#define EMC_BURST_REFRESH_NUM 0x074 > +#define EMC_PDEX2WR 0x078 > +#define EMC_PDEX2RD 0x07c > +#define EMC_PCHG2PDEN 0x080 > +#define EMC_ACT2PDEN 0x084 > +#define EMC_AR2PDEN 0x088 > +#define EMC_RW2PDEN 0x08c > +#define EMC_TXSR 0x090 > +#define EMC_TCKE 0x094 > +#define EMC_TFAW 0x098 > +#define EMC_TRPAB 0x09c > +#define EMC_TCLKSTABLE 0x0a0 > +#define EMC_TCLKSTOP 0x0a4 > +#define EMC_TREFBW 0x0a8 > +#define EMC_QUSE_EXTRA 0x0ac > +#define EMC_ODT_WRITE 0x0b0 > +#define EMC_ODT_READ 0x0b4 > +#define EMC_FBIO_CFG5 0x104 > +#define EMC_FBIO_CFG6 0x114 > +#define EMC_AUTO_CAL_INTERVAL 0x2a8 > +#define EMC_CFG_2 0x2b8 > +#define EMC_CFG_DIG_DLL 0x2bc > +#define EMC_DLL_XFORM_DQS 0x2c0 > +#define EMC_DLL_XFORM_QUSE 0x2c4 > +#define EMC_ZCAL_REF_CNT 0x2e0 > +#define EMC_ZCAL_WAIT_CNT 0x2e4 > +#define EMC_CFG_CLKTRIM_0 0x2d0 > +#define EMC_CFG_CLKTRIM_1 0x2d4 > +#define EMC_CFG_CLKTRIM_2 0x2d8 > + > +#define EMC_CLKCHANGE_REQ_ENABLE BIT(0) > +#define EMC_CLKCHANGE_PD_ENABLE BIT(1) > +#define EMC_CLKCHANGE_SR_ENABLE BIT(2) > + > +#define EMC_TIMING_UPDATE BIT(0) > + > +#define EMC_CLKCHANGE_COMPLETE_INT BIT(4) > + > +static const unsigned long emc_timing_registers[] =3D { > + EMC_RC, > + EMC_RFC, > + EMC_RAS, > + EMC_RP, > + EMC_R2W, > + EMC_W2R, > + EMC_R2P, > + EMC_W2P, > + EMC_RD_RCD, > + EMC_WR_RCD, > + EMC_RRD, > + EMC_REXT, > + EMC_WDV, > + EMC_QUSE, > + EMC_QRST, > + EMC_QSAFE, > + EMC_RDV, > + EMC_REFRESH, > + EMC_BURST_REFRESH_NUM, > + EMC_PDEX2WR, > + EMC_PDEX2RD, > + EMC_PCHG2PDEN, > + EMC_ACT2PDEN, > + EMC_AR2PDEN, > + EMC_RW2PDEN, > + EMC_TXSR, > + EMC_TCKE, > + EMC_TFAW, > + EMC_TRPAB, > + EMC_TCLKSTABLE, > + EMC_TCLKSTOP, > + EMC_TREFBW, > + EMC_QUSE_EXTRA, > + EMC_FBIO_CFG6, > + EMC_ODT_WRITE, > + EMC_ODT_READ, > + EMC_FBIO_CFG5, > + EMC_CFG_DIG_DLL, > + EMC_DLL_XFORM_DQS, > + EMC_DLL_XFORM_QUSE, > + EMC_ZCAL_REF_CNT, > + EMC_ZCAL_WAIT_CNT, > + EMC_AUTO_CAL_INTERVAL, > + EMC_CFG_CLKTRIM_0, > + EMC_CFG_CLKTRIM_1, > + EMC_CFG_CLKTRIM_2, > +}; > + > +struct emc_timing { > + unsigned long rate; > + u32 emc_registers_data[ARRAY_SIZE(emc_timing_registers)]; > +}; Nit: this seems like a very long variable name for something that is really just "values" or "data" written into a set of registers. > +struct tegra_emc { > + struct device *dev; > + struct notifier_block clk_nb; > + struct clk *backup_clk; > + struct clk *emc_mux; > + struct clk *pll_m; > + struct clk *clk; > + void __iomem *regs; > + > + struct completion clk_handshake_complete; > + int irq; > + > + struct emc_timing *timings; > + unsigned int num_timings; > +}; > + > +static irqreturn_t tegra_emc_isr(int irq, void *data) > +{ > + struct tegra_emc *emc =3D data; > + u32 intmask =3D EMC_CLKCHANGE_COMPLETE_INT; > + u32 status; > + > + status =3D readl_relaxed(emc->regs + EMC_INTSTATUS) & intmask; > + if (!status) > + return IRQ_NONE; > + > + /* clear interrupts */ > + writel_relaxed(status, emc->regs + EMC_INTSTATUS); Do we really want to just clear the handshake complete interrupt or do we want to clear all of them? Perhaps we should also warn if there are other interrupts that we're not handling? Currently we'd only get some warning if another interrupt triggered without the handshake complete one triggering at the same time, but couldn't there be others asserted along with the handshake complete interrupt? In which case we'd just be ignoring them. Or perhaps not clearing it would get the ISR run immediately again and produce the "nobody cared" warning? > + > + /* notify about EMC-CAR handshake completion */ > + complete(&emc->clk_handshake_complete); > + > + return IRQ_HANDLED; > +} > + > +static struct emc_timing *tegra_emc_find_timing(struct tegra_emc *emc, > + unsigned long rate) > +{ > + struct emc_timing *timing =3D NULL; > + unsigned int i; > + > + for (i =3D 0; i < emc->num_timings; i++) { > + if (emc->timings[i].rate >=3D rate) { > + timing =3D &emc->timings[i]; > + break; > + } > + } > + > + if (!timing) { > + dev_err(emc->dev, "no timing for rate %lu\n", rate); > + return NULL; > + } > + > + return timing; > +} > + > +static int emc_prepare_timing_change(struct tegra_emc *emc, unsigned lon= g rate) > +{ > + struct emc_timing *timing =3D tegra_emc_find_timing(emc, rate); > + unsigned int i; > + > + if (!timing) > + return -ENOENT; > + > + dev_dbg(emc->dev, "%s: timing rate %lu emc rate %lu\n", > + __func__, timing->rate, rate); > + > + /* program shadow registers */ > + for (i =3D 0; i < ARRAY_SIZE(timing->emc_registers_data); i++) > + writel_relaxed(timing->emc_registers_data[i], > + emc->regs + emc_timing_registers[i]); > + > + /* wait until programming has settled */ > + readl_relaxed(emc->regs + emc_timing_registers[0]); > + > + if (emc->irq < 0) > + writel_relaxed(EMC_CLKCHANGE_COMPLETE_INT, > + emc->regs + EMC_INTMASK); > + else > + reinit_completion(&emc->clk_handshake_complete); > + > + return 0; > +} > + > +static int emc_complete_timing_change(struct tegra_emc *emc, bool flush) > +{ > + long timeout; > + u32 value; > + int err; > + > + dev_dbg(emc->dev, "%s: flush %d\n", __func__, flush); > + > + if (flush) { > + /* manually initiate memory timing update */ > + writel_relaxed(EMC_TIMING_UPDATE, > + emc->regs + EMC_TIMING_CONTROL); > + return 0; > + } > + > + if (emc->irq < 0) { > + /* poll interrupt status if IRQ isn't available */ > + err =3D readl_relaxed_poll_timeout(emc->regs + EMC_INTSTATUS, > + value, value & EMC_CLKCHANGE_COMPLETE_INT, > + 1, 100); > + if (err) { > + dev_err(emc->dev, "EMC-CAR handshake failed\n"); > + return -EIO; > + } > + > + return 0; > + } > + > + timeout =3D wait_for_completion_timeout(&emc->clk_handshake_complete, > + usecs_to_jiffies(100)); > + if (timeout =3D=3D 0) { > + dev_err(emc->dev, "EMC handshake failed\n"); > + return -EIO; > + } else if (timeout < 0) { > + dev_err(emc->dev, "failed to wait for EMC-CAR handshake: %ld\n", > + timeout); > + return timeout; > + } > + > + return 0; > +} > + > +static int load_one_timing_from_dt(struct tegra_emc *emc, > + struct emc_timing *timing, > + struct device_node *node) > +{ > + u32 rate; > + int err; > + > + if (!of_device_is_compatible(node, "nvidia,tegra20-emc-table")) { > + dev_err(emc->dev, "incompatible DT node \"%s\"\n", > + node->name); > + return -EINVAL; > + } > + > + err =3D of_property_read_u32(node, "clock-frequency", &rate); > + if (err) { > + dev_err(emc->dev, "timing %s: failed to read rate: %d\n", > + node->name, err); > + return err; > + } > + > + err =3D of_property_read_u32_array(node, "nvidia,emc-registers", > + timing->emc_registers_data, > + ARRAY_SIZE(emc_timing_registers)); > + if (err) { > + dev_err(emc->dev, > + "timing %s: failed to read emc timing data: %d\n", > + node->name, err); > + return err; > + } > + > + /* > + * The EMC clock rate is twice the bus rate, and the bus rate is > + * measured in kHz. > + */ > + timing->rate =3D rate * 2 * 1000; > + > + dev_dbg(emc->dev, "%s: emc rate %ld\n", __func__, timing->rate); Nit: %lu for timing->rate? > + > + return 0; > +} > + > +static int cmp_timings(const void *_a, const void *_b) > +{ > + const struct emc_timing *a =3D _a; > + const struct emc_timing *b =3D _b; > + > + if (a->rate < b->rate) > + return -1; > + else if (a->rate =3D=3D b->rate) > + return 0; > + else > + return 1; Nit, I tend to=20 > +} > + > +static int tegra_emc_load_timings_from_dt(struct tegra_emc *emc, > + struct device_node *node) > +{ > + struct device_node *child; > + struct emc_timing *timing; > + int child_count; > + int err; > + > + child_count =3D of_get_child_count(node); It's unfortunate that of_get_child_count() doesn't return unsigned int, there's no reason why this would have to be signed. > + if (!child_count) { > + dev_err(emc->dev, "no memory timings in DT node\n"); > + return -ENOENT; > + } > + > + emc->timings =3D devm_kcalloc(emc->dev, child_count, sizeof(*timing), > + GFP_KERNEL); > + if (!emc->timings) > + return -ENOMEM; > + > + emc->num_timings =3D child_count; > + timing =3D emc->timings; > + > + for_each_child_of_node(node, child) { > + err =3D load_one_timing_from_dt(emc, timing++, child); > + if (err) { > + of_node_put(child); > + return err; > + } > + } > + > + sort(emc->timings, emc->num_timings, sizeof(*timing), cmp_timings, > + NULL); > + > + return 0; > +} > + > +static struct device_node * > +tegra_emc_find_node_by_ram_code(struct tegra_emc *emc, u32 ram_code) > +{ > + struct device_node *np; > + int err; > + > + for_each_child_of_node(emc->dev->of_node, np) { > + u32 value; > + > + err =3D of_property_read_u32(np, "nvidia,ram-code", &value); > + if (err || value !=3D ram_code) > + continue; > + > + return np; > + } > + > + dev_info(emc->dev, "no memory timings for RAM code %u found in DT\n", > + ram_code); This seems like it should be dev_warn() or perhaps even dev_err() given that the result of it is the driver failing to probe. dev_info() may go unnoticed. > + > + return NULL; > +} > + > +static int tegra_emc_clk_change_notify(struct notifier_block *nb, > + unsigned long msg, void *data) > +{ > + struct tegra_emc *emc =3D container_of(nb, struct tegra_emc, clk_nb); > + struct clk_notifier_data *cnd =3D data; > + int err; > + > + switch (msg) { > + case PRE_RATE_CHANGE: > + err =3D emc_prepare_timing_change(emc, cnd->new_rate); > + break; > + > + case ABORT_RATE_CHANGE: > + err =3D emc_prepare_timing_change(emc, cnd->old_rate); > + if (err) > + break; > + > + err =3D emc_complete_timing_change(emc, true); > + break; > + > + case POST_RATE_CHANGE: > + err =3D emc_complete_timing_change(emc, false); > + break; > + > + default: > + return NOTIFY_DONE; > + } > + > + return notifier_from_errno(err); > +} > + > +static int emc_setup_hw(struct tegra_emc *emc) > +{ > + u32 emc_cfg; > + > + emc_cfg =3D readl_relaxed(emc->regs + EMC_CFG_2); > + > + /* > + * Depending on a memory type, DRAM should enter either self-refresh > + * or power-down state on EMC clock change. > + */ > + if (!(emc_cfg & EMC_CLKCHANGE_PD_ENABLE) && > + !(emc_cfg & EMC_CLKCHANGE_SR_ENABLE)) > + { > + dev_err(emc->dev, > + "bootloader didn't specify DRAM auto-suspend mode\n"); > + return -EINVAL; > + } > + > + /* allow EMC and CAR to handshake on PLL divider/source changes */ > + emc_cfg |=3D EMC_CLKCHANGE_REQ_ENABLE; > + writel_relaxed(emc_cfg, emc->regs + EMC_CFG_2); > + > + /* initialize interrupt */ > + writel_relaxed(EMC_CLKCHANGE_COMPLETE_INT, emc->regs + EMC_INTMASK); > + writel_relaxed(EMC_CLKCHANGE_COMPLETE_INT, emc->regs + EMC_INTSTATUS); > + > + return 0; > +} > + > +static int emc_init(struct tegra_emc *emc, unsigned long rate) > +{ > + int err; > + > + err =3D clk_set_parent(emc->emc_mux, emc->backup_clk); > + if (err) { > + dev_err(emc->dev, > + "failed to reparent to backup source: %d\n", err); > + return err; > + } > + > + err =3D clk_set_rate(emc->pll_m, rate); > + if (err) > + dev_err(emc->dev, > + "failed to change pll_m rate: %d\n", err); > + > + err =3D clk_set_parent(emc->emc_mux, emc->pll_m); > + if (err) { > + dev_err(emc->dev, > + "failed to reparent to pll_m: %d\n", err); > + return err; > + } > + > + return 0; > +} > + > +static int tegra_emc_probe(struct platform_device *pdev) > +{ > + struct device_node *np; > + struct tegra_emc *emc; > + struct resource *res; > + u32 ram_code; > + int err; > + > + emc =3D devm_kzalloc(&pdev->dev, sizeof(*emc), GFP_KERNEL); > + if (!emc) > + return -ENOMEM; > + > + emc->dev =3D &pdev->dev; > + > + ram_code =3D tegra_read_ram_code(); > + > + np =3D tegra_emc_find_node_by_ram_code(emc, ram_code); > + if (!np) > + return -ENOENT; > + > + err =3D tegra_emc_load_timings_from_dt(emc, np); > + of_node_put(np); > + if (err) > + return err; > + > + res =3D platform_get_resource(pdev, IORESOURCE_MEM, 0); > + emc->regs =3D devm_ioremap_resource(&pdev->dev, res); > + if (IS_ERR(emc->regs)) > + return PTR_ERR(emc->regs); > + > + err =3D emc_setup_hw(emc); > + if (err) > + return err; > + > + emc->irq =3D platform_get_irq(pdev, 0); > + if (emc->irq < 0) { > + dev_warn(&pdev->dev, "interrupt not specified\n"); > + dev_warn(&pdev->dev, "continuing, but please update your DT\n"); Do we really need this? I think this is a case where we don't have to keep backwards-compatibility because this driver hasn't "worked" in a very long time (because it was absent). Therefore, if we error out in the absence of an interrupt we don't break anything. There's a few places in this driver that are awkward just because the interrupt isn't mandatory. I don't think it's warranted in this case. > + } else { > + init_completion(&emc->clk_handshake_complete); > + > + err =3D devm_request_irq(&pdev->dev, emc->irq, tegra_emc_isr, 0, > + dev_name(&pdev->dev), emc); > + if (err < 0) { > + dev_err(&pdev->dev, "failed to request IRQ#%u: %d\n", > + emc->irq, err); > + return err; > + } > + } > + > + emc->pll_m =3D clk_get_sys(NULL, "pll_m"); > + if (IS_ERR(emc->pll_m)) { > + err =3D PTR_ERR(emc->pll_m); > + dev_err(&pdev->dev, "failed to get pll_m: %d\n", err); > + return err; > + } > + > + emc->backup_clk =3D clk_get_sys(NULL, "pll_p"); > + if (IS_ERR(emc->backup_clk)) { > + err =3D PTR_ERR(emc->backup_clk); > + dev_err(&pdev->dev, "failed to get pll_p: %d\n", err); > + goto put_pll_m; > + } > + > + emc->clk =3D clk_get_sys(NULL, "emc"); > + if (IS_ERR(emc->clk)) { > + err =3D PTR_ERR(emc->clk); > + dev_err(&pdev->dev, "failed to get emc: %d\n", err); > + goto put_backup; > + } Instead of using clk_get_sys(), why not specify these in the DT with proper names for context ("emc", "pll", "backup")? Again, I don't think we have to worry about backwards-compatibility here since there can be no regression. > + > + emc->emc_mux =3D clk_get_parent(emc->clk); > + if (IS_ERR(emc->emc_mux)) { > + err =3D PTR_ERR(emc->emc_mux); > + dev_err(&pdev->dev, "failed to get emc_mux: %d\n", err); > + goto put_emc; > + } > + > + emc->clk_nb.notifier_call =3D tegra_emc_clk_change_notify; > + > + err =3D clk_notifier_register(emc->clk, &emc->clk_nb); > + if (err) { > + dev_err(&pdev->dev, "failed to register clk notifier: %d\n", > + err); > + goto put_emc; > + } > + > + /* set DRAM clock rate to maximum */ > + err =3D emc_init(emc, emc->timings[emc->num_timings - 1].rate); > + if (err) { > + dev_err(&pdev->dev, "failed to initialize clk rate: %d\n", > + err); > + goto unreg_notifier; > + } > + > + return 0; > + > +unreg_notifier: > + clk_notifier_unregister(emc->emc_mux, &emc->clk_nb); > +put_emc: > + clk_put(emc->clk); > +put_backup: > + clk_put(emc->backup_clk); > +put_pll_m: > + clk_put(emc->pll_m); > + > + return err; > +} > + > +static const struct of_device_id tegra_emc_of_match[] =3D { > + { .compatible =3D "nvidia,tegra20-emc", }, > + {}, > +}; > + > +static struct platform_driver tegra_emc_driver =3D { > + .probe =3D tegra_emc_probe, > + .driver =3D { > + .name =3D "tegra20-emc", > + .of_match_table =3D tegra_emc_of_match, > + .suppress_bind_attrs =3D true, > + }, > +}; > + > +static int __init tegra_emc_init(void) > +{ > + return platform_driver_register(&tegra_emc_driver); > +} > +subsys_initcall(tegra_emc_init); > --=20 > 2.17.0 Thierry --+278g007AL/ykmV8 Content-Type: application/pgp-signature; name="signature.asc" -----BEGIN PGP SIGNATURE----- iQIzBAABCAAdFiEEiOrDCAFJzPfAjcif3SOs138+s6EFAlsXv2AACgkQ3SOs138+ s6EDFQ/+OXd2/sgjpobxrvfYyn6drWNPpB0b/UlGXd58zZn2XYX619YGmng8IoXu J9TrBqAoAASgjpDTsXbBu/NfqW+J8nMUcb+V5HvJofY7K/hfzn1422Sfug25itk1 fEzSpS6G9A/1olZGoKRs6DoZ4/D4FAubAXzy7vswClcNsQ2//0QLngaZwT8LsBw/ DU4QkJ3GoMiyFH/nbNnQMkSezObyWpas7iHf0cQTFPMA5ipQEhhW+gPesNm0/oSy ztC9CPptg6pRpqPTgqK1x32ZwanLjlueEa11Pzne7oVObdffDbVlygs7SrTXhiNX adPjV3hSEII2Rku1KpOi5d904nIgrFdeLTmnnc2X7Z3UWw69sw2W/sRDwgLS9MPp Fc/jyCqnKr7uCdtyMUm0SJdAIdFb9N823djQ8lclqnpauwfM+J9kiOh7+SzQvwfb YZgkwslb/dN3sGsMXloO2OsfJSS1rSJ8x8kD1U9dgUmX71Zk6Ck8V0HbtDdmP2H2 CWUSegMV/Tiz48D7d9LGfrfcuErkk1SPmoE1DNupSsqlcEgFMq/QIHOTh2xpvSoZ tfayCNc79JS/YreXNR2Va0o85dIaZpJJ5v6d4qvTzEIz1pNEVOjgsx3WBP+lOdQM 4oTJY/KuMWe0T9GS9FY70t1dp2pin8cLgtAWUv+oWdVKD/+cTww= =2/da -----END PGP SIGNATURE----- --+278g007AL/ykmV8--