Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp697347imm; Wed, 6 Jun 2018 04:43:52 -0700 (PDT) X-Google-Smtp-Source: ADUXVKKNnzoKrlLwqHlP8uMIXIt1SdOHnM5qKSRb0Q4/dijw0W44Rf1OGRR0mrdxqEEibnHKacsP X-Received: by 2002:a65:4a90:: with SMTP id b16-v6mr2300259pgu.136.1528285432881; Wed, 06 Jun 2018 04:43:52 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1528285432; cv=none; d=google.com; s=arc-20160816; b=Fi0ukJJjDY8C8Bg9XQPZBqHr3/4C/nCj5CHBXgLwb704EDKIfyU+Etm7WrXtVNvgwZ QKXEX0Ir5UbwivuflfpNy1IjBtkcKAfAMkqn04pOKe3a3RJe6HLR5ZCEBzST1lho50Hu dE293zrayeyEGG2zR2M5XgwlR9YaYgs8DYvBtjrlxSM+g/bFndKr1CWxCk0KV6p4Ojf5 4uWlqZnV8zRhzP+8HSqhlvL/qkiVH076zOjjIAMHccL0qDIqUK5dEoDnE+HbelyOpyth l6EM9H6fCEiNN5FC5WVEQBiaae6/s0gkX7+2+Sh6tU+VX7TafRoTanukRXlgpQm3rNZN Rq2A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=wiyvtCNsk6WOY4SBVgig1FH9mobt2M1ARQE49u5CdKc=; b=0BfofwdGIwZeRv2wX/4/V4vevJf7ijHd4N2TyfyOKmslJIHI3NAbbp/M6PO6i5vJ01 1DkgCO844Ckv8G2Kek5GRrMT3XRVg+Rt/npC/k2+di4XkTtmVvZZL/geP2OWqJXvheim vuXWX9j4rWRjatItytYTrgXlakxc2uKJ0q4Zc4ngxD+97Ty0su2ZUBQGuPZiEJw9AHsj 5254PjBQKtnAzKTbBdiQBG04/OOzyKIPARnvnHsVlN9Nmr1t8ORFIKhZ6nHGXkbOsmBu LwKu32GjLxmlWQk5KKYfmEN/7BaIF7aNrZ5Etdw5z/bzRkZ2FliXVt7IP2/UQ2Bo9Ngo SzXw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=XBkjgcxP; dkim=pass header.i=@codeaurora.org header.s=default header.b=XBkjgcxP; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id u29-v6si15025621pfi.96.2018.06.06.04.43.38; Wed, 06 Jun 2018 04:43:52 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=XBkjgcxP; dkim=pass header.i=@codeaurora.org header.s=default header.b=XBkjgcxP; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752270AbeFFLmb (ORCPT + 99 others); Wed, 6 Jun 2018 07:42:31 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:43412 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1752138AbeFFLm1 (ORCPT ); Wed, 6 Jun 2018 07:42:27 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id B7D2B6083E; Wed, 6 Jun 2018 11:42:26 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1528285346; bh=M0Cc3VTrb53+zT6Fn8e+qEV6AwyWVvOu08nQib7NMW8=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=XBkjgcxPUDduUHtP35JS3kf1KNJWXDbfvAuYue7gjSlSH2V5jW0yXycIqKNRXT+e3 7yf2UUceu4bCSSblDacGIs+V6ou8/nMJ8N9JkgxA2FzASTSg73XtVjP5J0LnvEaQzm deuVmNXCE3xskFHeuHTig7cdhHfrH4Cm2e7Zjz/w= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from anischal-linux.qualcomm.com (blr-c-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.19.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: anischal@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id D6A806070B; Wed, 6 Jun 2018 11:42:22 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1528285346; bh=M0Cc3VTrb53+zT6Fn8e+qEV6AwyWVvOu08nQib7NMW8=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=XBkjgcxPUDduUHtP35JS3kf1KNJWXDbfvAuYue7gjSlSH2V5jW0yXycIqKNRXT+e3 7yf2UUceu4bCSSblDacGIs+V6ou8/nMJ8N9JkgxA2FzASTSg73XtVjP5J0LnvEaQzm deuVmNXCE3xskFHeuHTig7cdhHfrH4Cm2e7Zjz/w= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org D6A806070B Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=anischal@codeaurora.org From: Amit Nischal To: Stephen Boyd , Michael Turquette Cc: Andy Gross , David Brown , Rajendra Nayak , Odelu Kukatla , Taniya Das , linux-arm-msm@vger.kernel.org, linux-soc@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org, Amit Nischal Subject: [PATCH 3/4] dt-bindings: clock: Introduce QCOM Graphics clock bindings Date: Wed, 6 Jun 2018 17:11:47 +0530 Message-Id: <1528285308-25477-4-git-send-email-anischal@codeaurora.org> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1528285308-25477-1-git-send-email-anischal@codeaurora.org> References: <1528285308-25477-1-git-send-email-anischal@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add device tree bindings for graphics clock controller for Qualcomm Technology Inc's SoCs. Signed-off-by: Amit Nischal --- .../devicetree/bindings/clock/qcom,gpucc.txt | 18 ++++++++++ include/dt-bindings/clock/qcom,gpucc-sdm845.h | 38 ++++++++++++++++++++++ 2 files changed, 56 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/qcom,gpucc.txt create mode 100644 include/dt-bindings/clock/qcom,gpucc-sdm845.h diff --git a/Documentation/devicetree/bindings/clock/qcom,gpucc.txt b/Documentation/devicetree/bindings/clock/qcom,gpucc.txt new file mode 100644 index 0000000..e311219 --- /dev/null +++ b/Documentation/devicetree/bindings/clock/qcom,gpucc.txt @@ -0,0 +1,18 @@ +Qualcomm Graphics Clock & Reset Controller Binding +-------------------------------------------------- + +Required properties : +- compatible : shall contain "qcom,sdm845-gpucc". +- reg : shall contain base register location and length. +- #clock-cells : from common clock binding, shall contain 1. +- #reset-cells : from common reset binding, shall contain 1. +- #power-domain-cells : from generic power domain binding, shall contain 1. + +Example: + gpucc: clock-controller@@5090000 { + compatible = "qcom,sdm845-gpucc"; + reg = <0x5090000 0x9000>; + #clock-cells = <1>; + #reset-cells = <1>; + #power-domain-cells = <1>; + }; diff --git a/include/dt-bindings/clock/qcom,gpucc-sdm845.h b/include/dt-bindings/clock/qcom,gpucc-sdm845.h new file mode 100644 index 0000000..b9cbce5 --- /dev/null +++ b/include/dt-bindings/clock/qcom,gpucc-sdm845.h @@ -0,0 +1,38 @@ +/* SPDX-License-Identifier: GPL-2.0 */ +/* + * Copyright (c) 2018, The Linux Foundation. All rights reserved. + */ + +#ifndef _DT_BINDINGS_CLK_SDM_GPU_CC_SDM845_H +#define _DT_BINDINGS_CLK_SDM_GPU_CC_SDM845_H + +/* GPU_CC clock registers */ +#define GPU_CC_CRC_AHB_CLK 0 +#define GPU_CC_CX_APB_CLK 1 +#define GPU_CC_CX_GFX3D_CLK 2 +#define GPU_CC_CX_GFX3D_SLV_CLK 3 +#define GPU_CC_CX_GMU_CLK 4 +#define GPU_CC_CX_SNOC_DVM_CLK 5 +#define GPU_CC_CXO_CLK 6 +#define GPU_CC_GMU_CLK_SRC 7 +#define GPU_CC_GX_GMU_CLK 8 +#define GPU_CC_GX_GFX3D_CLK_SRC 9 +#define GPU_CC_GX_GFX3D_CLK 10 +#define GPU_CC_PLL0 11 +#define GPU_CC_PLL0_OUT_EVEN 12 +#define GPU_CC_PLL1 12 + +/* GPU_CC Resets */ +#define GPUCC_GPU_CC_ACD_BCR 0 +#define GPUCC_GPU_CC_CX_BCR 1 +#define GPUCC_GPU_CC_GFX3D_AON_BCR 2 +#define GPUCC_GPU_CC_GMU_BCR 3 +#define GPUCC_GPU_CC_GX_BCR 4 +#define GPUCC_GPU_CC_SPDM_BCR 5 +#define GPUCC_GPU_CC_XO_BCR 6 + +/* GPU_CC GDSCRs */ +#define GPU_CX_GDSC 0 +#define GPU_GX_GDSC 1 + +#endif -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation