Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp3576780imm; Sun, 10 Jun 2018 20:29:40 -0700 (PDT) X-Google-Smtp-Source: ADUXVKKF0vR+nUxGuAskKPQ2/Lw9Dgwcp5NLrIxFt8ooJQ9h6Nt+1zcdbMfzn+cBtW3fjCpgYsqM X-Received: by 2002:a17:902:925:: with SMTP id 34-v6mr8526761plm.218.1528687780568; Sun, 10 Jun 2018 20:29:40 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1528687780; cv=none; d=google.com; s=arc-20160816; b=ahHYtcmmzEfotdEgOBwGaoC2bm3TsU0Z6Dh1NUOaexCvumWHjBttz4Byg7kXlWzi8s xwxdGDsxPd24YofISXlZV+b503r0yN/LbL6mLnLQ/T5Vq8qTjXRip9jX1xrnI28n3F0b 4D1sqD7NktHlkDALgjjYpGAdNc+X5eUDlKmWhOP46Fm6Xa/rFELOVrYjNipZbg/QEOef UDUtJscmASBOGvFtcT/O0idKW8Cd52bnNsefcfJMr7EV+2J4mebpYLgMWr2BQL3fnhPR VYj5YJTm5EiAZyBrD8H8XqAZkOsI8iwfb/qB+A1qxmjwMyp0U1kuD6MdVmX26zdT07GI is9A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=CjrWqWRJjbejzSSNX2sVIKr/ao7InMnudJEgyq1GSv0=; b=KY/wdblcqYUWtb/B70RAzPofarLAofWpKNWyVDy8QtPfTe04CSJKjqyivDKsQMhkTG xoUDTjHpkmF0egFCd3qzdS1AEJHfe0d5ZTSkbwLA+0LaXyHx5UKEcdcdJ755LGzAYLmQ Tdm8FJPbN2/JsnPikeLzL+4iiGPN8t9O50b4bWf/mLmjO5xCyizFz2Xtadr+KeFCwgfL CUHoCFGjVwWC8O5YR9N/oCSZtozmQkVccb6l1/IkDpkijOfPtnMUUyQF3wWTQ3Miom5Y hFmOTQAG8I0v1DP3MFWIROxqDu3Jdo0FNz95+cf36S9RffJwUaQIQsJQKcVDmF7+6tjk Id1g== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id t128-v6si50881168pgt.368.2018.06.10.20.29.26; Sun, 10 Jun 2018 20:29:40 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S932530AbeFKD1V (ORCPT + 99 others); Sun, 10 Jun 2018 23:27:21 -0400 Received: from mailgw01.mediatek.com ([210.61.82.183]:31939 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1753966AbeFKD1R (ORCPT ); Sun, 10 Jun 2018 23:27:17 -0400 X-UUID: 5ca256802bf440599c9f09b40c6584de-20180611 Received: from mtkcas09.mediatek.inc [(172.21.101.178)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 590964821; Mon, 11 Jun 2018 11:27:11 +0800 Received: from mtkcas09.mediatek.inc (172.21.101.178) by mtkmbs01n2.mediatek.inc (172.21.101.79) with Microsoft SMTP Server (TLS) id 15.0.1210.3; Mon, 11 Jun 2018 11:27:06 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas09.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1210.3 via Frontend Transport; Mon, 11 Jun 2018 11:27:06 +0800 From: Stu Hsieh To: CK Hu , Philipp Zabel CC: David Airlie , Rob Herring , Mark Rutland , Matthias Brugger , , , , , , , Stu Hsieh Subject: [PATCH 21/28] drm/mediatek: add connection from RDMA2 to DSI2 Date: Mon, 11 Jun 2018 11:26:13 +0800 Message-ID: <1528687580-549-22-git-send-email-stu.hsieh@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1528687580-549-1-git-send-email-stu.hsieh@mediatek.com> References: <1528687580-549-1-git-send-email-stu.hsieh@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch add the connection from RDMA2 to DSI2 Signed-off-by: Stu Hsieh --- drivers/gpu/drm/mediatek/mtk_drm_ddp.c | 8 ++++++++ 1 file changed, 8 insertions(+) diff --git a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c index ae10f8f1e140..ce89a1d86b93 100644 --- a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c +++ b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c @@ -95,6 +95,7 @@ #define RDMA2_MOUT_DPI0 0x2 #define RDMA2_MOUT_DPI1 0x3 #define RDMA2_MOUT_DSI1 0x1 +#define RDMA2_MOUT_DSI2 0x4 #define DPI0_SEL_IN_RDMA1 0x1 #define DPI0_SEL_IN_RDMA2 0x3 #define DPI1_SEL_IN_RDMA1 (0x1 << 8) @@ -102,6 +103,7 @@ #define DSI1_SEL_IN_RDMA1 0x1 #define DSI1_SEL_IN_RDMA2 0x4 #define DSI2_SEL_IN_RDMA1 (0x1 << 16) +#define DSI2_SEL_IN_RDMA2 (0x4 << 16) #define DSI3_SEL_IN_RDMA1 (0x1 << 16) #define COLOR1_SEL_IN_OVL1 0x1 @@ -209,6 +211,9 @@ static unsigned int mtk_ddp_mout_en(enum mtk_ddp_comp_id cur, } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DPI1) { *addr = DISP_REG_CONFIG_DISP_RDMA2_SOUT; value = RDMA2_MOUT_DPI1; + } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI2) { + *addr = DISP_REG_CONFIG_DISP_RDMA2_SOUT; + value = RDMA2_MOUT_DSI2; } else { value = 0; } @@ -249,6 +254,9 @@ static unsigned int mtk_ddp_sel_in(enum mtk_ddp_comp_id cur, } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI1) { *addr = DISP_REG_CONFIG_DSIE_SEL_IN; value = DSI1_SEL_IN_RDMA2; + } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI2) { + *addr = DISP_REG_CONFIG_DSIE_SEL_IN; + value = DSI2_SEL_IN_RDMA2; } else if (cur == DDP_COMPONENT_OVL1 && next == DDP_COMPONENT_COLOR1) { *addr = DISP_REG_CONFIG_DISP_COLOR1_SEL_IN; value = COLOR1_SEL_IN_OVL1; -- 2.12.5