Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp3577179imm; Sun, 10 Jun 2018 20:30:18 -0700 (PDT) X-Google-Smtp-Source: ADUXVKK0AsItgGVSMaysvSadUhLCbLL7Ma7+/rg6Hoywv6lQ48wcwemhQ2cFeMsjNgTZmEpkvKI5 X-Received: by 2002:a63:a553:: with SMTP id r19-v6mr13293327pgu.147.1528687818392; Sun, 10 Jun 2018 20:30:18 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1528687818; cv=none; d=google.com; s=arc-20160816; b=CTHatwQnlW7nxgFt0//XwvuXEu4e9lSWu883m/c3LA3+phTI+oEHzJ3IzzbqQoAHoe KA3xgD9O7z/6b1iNOlOT3cpS8i+JFV6rK8OGqnAg4SxvvHRuFV+vEky/m5PhCFIiC0vO ZSC6rfSg9ZPocEkFKu5aA/WtSGg4YUIlcJeTUBV2htlGCK0AQVpKIIp6tY0rs1d9F5x2 iAfB005GaPLScIf/n5G95D/r5Bhl8fZXCGjYFLsSoPGsJxrWX+oq56rWkFt/BMEeqqBV CtPequ053Ud4ahWlF6pY5Lv7+4j7Og2CjJ/m9BxyMoHpIKCP1QUrS+nXsSEi1gF7hbN+ h8Yw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=gVClMNAKHWTKuZoL+ynBuZhFlLTY4HAU/OV9F4IIYfo=; b=C1LO2+AL38ojKKD8gcnXW5b0I9cQzhPsH3iMavUvVs40+SIocOWgEOojuSoDN4Url1 cx9lyK3uKertuhB/MKPXVMTeFo7e6nfy2/YBCWN4x5N6St7ucA8sIIOp6LIvBgtE7arF J7yvvQc10pqaJCUJTajhL6v1m+8GHfLWpTrjZYluBuhSTSqnuKPjmniYPa8jlH2qbbW2 W12noYebGAHU+P2YGmC/y6jAtx6XXEXqq7RoCMoVQmsELrk6b/YQQIJKou/H6BmgmPiE d9x3P2EF1kPLNiosq7Y7GViqJdAxT8sn/E4DxXREv0eQFh3K6a0fruw2OOoZY3g0Xfli md9Q== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id v9-v6si18500144pgo.173.2018.06.10.20.30.04; Sun, 10 Jun 2018 20:30:18 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S932596AbeFKD2U (ORCPT + 99 others); Sun, 10 Jun 2018 23:28:20 -0400 Received: from mailgw01.mediatek.com ([210.61.82.183]:38127 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S932487AbeFKD1R (ORCPT ); Sun, 10 Jun 2018 23:27:17 -0400 X-UUID: 2548927404c64c1a92a2fd35f57fab8a-20180611 Received: from mtkcas09.mediatek.inc [(172.21.101.178)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 165180462; Mon, 11 Jun 2018 11:27:11 +0800 Received: from mtkcas09.mediatek.inc (172.21.101.178) by mtkmbs01n2.mediatek.inc (172.21.101.79) with Microsoft SMTP Server (TLS) id 15.0.1210.3; Mon, 11 Jun 2018 11:27:01 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas09.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1210.3 via Frontend Transport; Mon, 11 Jun 2018 11:27:01 +0800 From: Stu Hsieh To: CK Hu , Philipp Zabel CC: David Airlie , Rob Herring , Mark Rutland , Matthias Brugger , , , , , , , Stu Hsieh Subject: [PATCH 18/28] drm/mediatek: add connection from RDMA2 to DPI0 Date: Mon, 11 Jun 2018 11:26:10 +0800 Message-ID: <1528687580-549-19-git-send-email-stu.hsieh@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1528687580-549-1-git-send-email-stu.hsieh@mediatek.com> References: <1528687580-549-1-git-send-email-stu.hsieh@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch add the connection from RDMA2 to DPI0 Signed-off-by: Stu Hsieh --- drivers/gpu/drm/mediatek/mtk_drm_ddp.c | 9 +++++++++ 1 file changed, 9 insertions(+) diff --git a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c index a5cee4b7f908..31a0832ef9ec 100644 --- a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c +++ b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c @@ -31,6 +31,7 @@ #define DISP_REG_CONFIG_DSIE_SEL_IN 0x0a4 #define DISP_REG_CONFIG_DSIO_SEL_IN 0x0a8 #define DISP_REG_CONFIG_DPI_SEL_IN 0x0ac +#define DISP_REG_CONFIG_DISP_RDMA2_SOUT 0x0b8 #define DISP_REG_CONFIG_DISP_RDMA0_MOUT_EN 0x0c4 #define DISP_REG_CONFIG_DISP_RDMA1_MOUT_EN 0x0c8 #define DISP_REG_CONFIG_MMSYS_CG_CON0 0x100 @@ -91,7 +92,9 @@ #define RDMA1_MOUT_DSI3 0x5 #define RDMA1_MOUT_DPI0 0x2 #define RDMA1_MOUT_DPI1 0x3 +#define RDMA2_MOUT_DPI0 0x2 #define DPI0_SEL_IN_RDMA1 0x1 +#define DPI0_SEL_IN_RDMA2 0x3 #define DPI1_SEL_IN_RDMA1 (0x1 << 8) #define DSI1_SEL_IN_RDMA1 0x1 #define DSI2_SEL_IN_RDMA1 (0x1 << 16) @@ -193,6 +196,9 @@ static unsigned int mtk_ddp_mout_en(enum mtk_ddp_comp_id cur, } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DPI1) { *addr = DISP_REG_CONFIG_DISP_RDMA1_MOUT_EN; value = RDMA1_MOUT_DPI1; + } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DPI0) { + *addr = DISP_REG_CONFIG_DISP_RDMA2_SOUT; + value = RDMA2_MOUT_DPI0; } else { value = 0; } @@ -224,6 +230,9 @@ static unsigned int mtk_ddp_sel_in(enum mtk_ddp_comp_id cur, } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DSI3) { *addr = DISP_REG_CONFIG_DSIO_SEL_IN; value = DSI3_SEL_IN_RDMA1; + } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DPI0) { + *addr = DISP_REG_CONFIG_DPI_SEL_IN; + value = DPI0_SEL_IN_RDMA2; } else if (cur == DDP_COMPONENT_OVL1 && next == DDP_COMPONENT_COLOR1) { *addr = DISP_REG_CONFIG_DISP_COLOR1_SEL_IN; value = COLOR1_SEL_IN_OVL1; -- 2.12.5