Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp259395imm; Tue, 12 Jun 2018 23:16:10 -0700 (PDT) X-Google-Smtp-Source: ADUXVKLI1njM9uvc54U2Jr8JNGCoeudwLZNjwzW33f2E3RnvF9ZztNNN1MHSSTjviFyyeCCJm95g X-Received: by 2002:a17:902:ac97:: with SMTP id h23-v6mr3793606plr.140.1528870570428; Tue, 12 Jun 2018 23:16:10 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1528870570; cv=none; d=google.com; s=arc-20160816; b=pAtoo4p/RsJW3OcpVW1qMXLCAiDV4suYeT4KlfcbJNZn8C6iM423pxwdbQSCw2dUQq 5/yUPG6zCqnBDYvH65G27UqcLxpwq4z5FuRcHjgULLI8s0pSJVHNSFA146CHzGxaKDcD Kok+WyCnQO155wvz/lBN6gtzFL7FwB4ojJt/k3PyX7FIEEOlAyiNikUQeRFKrzXs7GR3 zUvTzhEeynoQ41Hmv7nTxVHfRzwLUpW9iUJtuU+dEZbHOu/WfCVZHIAUHeaxcg6zNWWf EM/r9wM1ceBb/yw3MuNatmE5p3Uq1aJWOP7mBU3E2VvfDyfkVa61tO7t2hcLQQWQvW3d g6vg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:date:cc:to:from:subject:message-id :arc-authentication-results; bh=Q3fTXEQaCuBZZqtjIRL00D0Rp0jfm/0WrRuT2KS8icw=; b=g2J+1soI5zbkoDC0Zhn/hmGrDdNUW7GXIK8JuICXZS7EEdK8baJ90/1cBb3qRQbmyL g75FZwBDO4EBb/q9O7cYXQ6ntkxDILT282YpjH3HQsFHrudyvhFjXj9MNvsE/prf7ERx M9UXH+xcFMgqn3smmSt8UHZt2cejJ4V6V3hMj/+CnRWAWyTnZJZJ9DS5LRzNFW5EU/qs i98ZORzXCp+Qy+dXnIoPrMTyrjt9BuxOG6WuIvpDMDB2GuiLdMvOBxniJ3lJcaaCJ+5A TtRsuM4G4bUlhpyiveoiLhM+cRhMC0qhFOOPt5iOAhHiRHc7d5M5odTthUxDOdFk7kfQ XSLg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id z1-v6si1694817pgs.525.2018.06.12.23.15.55; Tue, 12 Jun 2018 23:16:10 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S933952AbeFMGNp (ORCPT + 99 others); Wed, 13 Jun 2018 02:13:45 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:49439 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1754404AbeFMGNn (ORCPT ); Wed, 13 Jun 2018 02:13:43 -0400 X-UUID: 92633eac14a848878c3d983dcffbf32f-20180613 Received: from mtkcas09.mediatek.inc [(172.21.101.178)] by mailgw02.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1916403053; Wed, 13 Jun 2018 14:13:39 +0800 Received: from mtkcas09.mediatek.inc (172.21.101.178) by mtkmbs03n2.mediatek.inc (172.21.101.182) with Microsoft SMTP Server (TLS) id 15.0.1210.3; Wed, 13 Jun 2018 14:13:31 +0800 Received: from [172.21.77.4] (172.21.77.4) by mtkcas09.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1210.3 via Frontend Transport; Wed, 13 Jun 2018 14:13:30 +0800 Message-ID: <1528870410.15127.11.camel@mtksdaap41> Subject: Re: [PATCH 14/28] drm/mediatek: add connection from RDMA1 to DPI1 From: CK Hu To: Stu Hsieh CC: Philipp Zabel , David Airlie , Rob Herring , Mark Rutland , Matthias Brugger , , , , , , Date: Wed, 13 Jun 2018 14:13:30 +0800 In-Reply-To: <1528687580-549-15-git-send-email-stu.hsieh@mediatek.com> References: <1528687580-549-1-git-send-email-stu.hsieh@mediatek.com> <1528687580-549-15-git-send-email-stu.hsieh@mediatek.com> Content-Type: text/plain; charset="UTF-8" X-Mailer: Evolution 3.10.4-0ubuntu2 MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi, Stu: On Mon, 2018-06-11 at 11:26 +0800, Stu Hsieh wrote: > This patch add the connection from RDMA1 to DPI1 > > Signed-off-by: Stu Hsieh > --- > drivers/gpu/drm/mediatek/mtk_drm_ddp.c | 8 ++++++++ > 1 file changed, 8 insertions(+) > > diff --git a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c > index fed1b5704355..4abd5dabeccf 100644 > --- a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c > +++ b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c > @@ -85,7 +85,9 @@ > #define RDMA0_MOUT_DSI2 0x4 > #define RDMA0_MOUT_DSI3 0x5 > #define RDMA1_MOUT_DPI0 0x2 > +#define RDMA1_MOUT_DPI1 0x3 Usually, each bit of a mout register represent a output enable. Is this value 0x3 a correct value? Regards, CK > #define DPI0_SEL_IN_RDMA1 0x1 > +#define DPI1_SEL_IN_RDMA1 (0x1 << 8) > #define COLOR1_SEL_IN_OVL1 0x1 > > #define OVL_MOUT_EN_RDMA 0x1 > @@ -171,6 +173,9 @@ static unsigned int mtk_ddp_mout_en(enum mtk_ddp_comp_id cur, > } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DPI0) { > *addr = DISP_REG_CONFIG_DISP_RDMA1_MOUT_EN; > value = RDMA1_MOUT_DPI0; > + } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DPI1) { > + *addr = DISP_REG_CONFIG_DISP_RDMA1_MOUT_EN; > + value = RDMA1_MOUT_DPI1; > } else { > value = 0; > } > @@ -190,6 +195,9 @@ static unsigned int mtk_ddp_sel_in(enum mtk_ddp_comp_id cur, > } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DPI0) { > *addr = DISP_REG_CONFIG_DPI_SEL_IN; > value = DPI0_SEL_IN_RDMA1; > + } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DPI1) { > + *addr = DISP_REG_CONFIG_DPI_SEL_IN; > + value = DPI1_SEL_IN_RDMA1; > } else if (cur == DDP_COMPONENT_OVL1 && next == DDP_COMPONENT_COLOR1) { > *addr = DISP_REG_CONFIG_DISP_COLOR1_SEL_IN; > value = COLOR1_SEL_IN_OVL1;