Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp282531imm; Tue, 12 Jun 2018 23:45:33 -0700 (PDT) X-Google-Smtp-Source: ADUXVKICWg654CifNR2IVwRTTKUIWpYenjFIaLK+nk+zRPYLpvM5ZheGjjonXAVYJJwMA7peGoHT X-Received: by 2002:a65:4545:: with SMTP id x5-v6mr3045018pgr.4.1528872333715; Tue, 12 Jun 2018 23:45:33 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1528872333; cv=none; d=google.com; s=arc-20160816; b=r/pjhAXng9bH0AN+gzm+t4AOHDm2+yj1ZozYu03niDFa7w2AUq6zB94hO9a3DLeR9d d1a3R03a9ajmnRqRieNmfTMidLblNZ6cIm3I5QLRrjBbbJjV1uzfleVacn/9Qyb9INyD GwKw/srzazIE2kVeEwc5TiSRutMXXUHSRcBNux7bP+q7HPrdk5z4Pzodx6pBhB08cT2b qCz7FCMiowYjxNwjQwXoJxZsSMM2LVx5tvphUNOKvCpNITazuYWj86MgjpK/ji+N+EHf /kI+CaPOu5p9M+WTHnZbnNeevJSDjurQ64cOMcvqqrX1SJFKsXc/0CgaJhyrM1184RdL E3MQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:date:cc:to:from:subject:message-id :arc-authentication-results; bh=SBh16DYU4KN18E8WB8kA4mpJj/KYBhWwzj8jkSuhYeM=; b=FQ0FQOMSEL+2XXSQpaLwDk4Ix/BZQ7aaSqFKK/HBGBOLdxuVf4KqxTCQ5yh6jyGQiq 3FVkSDp/sqVQU87azfQDTR21EAmFNit/QBVHwKmiIZTZU/oPZdtrLwBKKbOaRYJ69dpf +/MjUiYL6/t8TAAeEuOEyfTPhBSC4CL7P4dvpBcDROd/vl0qkYxfeG8fEQw7igo2CePH tXLzrbfnrI8BgEwyYRtPFSgT0kIVLqOUlYDyQOLmoPda0RqkBTlk/D5dzCJOqQQBMQpU UUeKarbxOEILU/1+vapP6kh7bboQypdxswNzUvzYs2TAtDdWTA/tXUfpiqhoAZVEjrQx bqAA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id v3-v6si1710309pgr.44.2018.06.12.23.45.18; Tue, 12 Jun 2018 23:45:33 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S934230AbeFMGoJ (ORCPT + 99 others); Wed, 13 Jun 2018 02:44:09 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:27839 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S933912AbeFMGoH (ORCPT ); Wed, 13 Jun 2018 02:44:07 -0400 X-UUID: b2caa2140f4a444b9cb486e6a5d50f2d-20180613 Received: from mtkcas06.mediatek.inc [(172.21.101.30)] by mailgw02.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1179953508; Wed, 13 Jun 2018 14:44:04 +0800 Received: from mtkcas09.mediatek.inc (172.21.101.178) by mtkmbs01n2.mediatek.inc (172.21.101.79) with Microsoft SMTP Server (TLS) id 15.0.1210.3; Wed, 13 Jun 2018 14:44:02 +0800 Received: from [172.21.77.4] (172.21.77.4) by mtkcas09.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1210.3 via Frontend Transport; Wed, 13 Jun 2018 14:44:02 +0800 Message-ID: <1528872242.27532.0.camel@mtksdaap41> Subject: Re: [PATCH 15/28] drm/mediatek: add connection from RDMA1 to DSI1 From: CK Hu To: Stu Hsieh CC: Philipp Zabel , David Airlie , Rob Herring , Mark Rutland , Matthias Brugger , , , , , , Date: Wed, 13 Jun 2018 14:44:02 +0800 In-Reply-To: <1528687580-549-16-git-send-email-stu.hsieh@mediatek.com> References: <1528687580-549-1-git-send-email-stu.hsieh@mediatek.com> <1528687580-549-16-git-send-email-stu.hsieh@mediatek.com> Content-Type: text/plain; charset="UTF-8" X-Mailer: Evolution 3.10.4-0ubuntu2 MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi, Stu: On Mon, 2018-06-11 at 11:26 +0800, Stu Hsieh wrote: > This patch add the connection from RDMA1 to DSI1 > > Signed-off-by: Stu Hsieh > --- > drivers/gpu/drm/mediatek/mtk_drm_ddp.c | 9 +++++++++ > 1 file changed, 9 insertions(+) > > diff --git a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c > index 4abd5dabeccf..7e4ad5580cf6 100644 > --- a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c > +++ b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c > @@ -28,6 +28,7 @@ > #define DISP_REG_CONFIG_DISP_UFOE_MOUT_EN 0x050 > #define DISP_REG_CONFIG_DISP_COLOR0_SEL_IN 0x084 > #define DISP_REG_CONFIG_DISP_COLOR1_SEL_IN 0x088 > +#define DISP_REG_CONFIG_DSIO_SEL_IN 0x0a8 > #define DISP_REG_CONFIG_DPI_SEL_IN 0x0ac > #define DISP_REG_CONFIG_DISP_RDMA0_MOUT_EN 0x0c4 > #define DISP_REG_CONFIG_DISP_RDMA1_MOUT_EN 0x0c8 > @@ -84,10 +85,12 @@ > #define RDMA0_MOUT_DPI0 0x2 > #define RDMA0_MOUT_DSI2 0x4 > #define RDMA0_MOUT_DSI3 0x5 > +#define RDMA1_MOUT_DSI1 0x1 > #define RDMA1_MOUT_DPI0 0x2 > #define RDMA1_MOUT_DPI1 0x3 > #define DPI0_SEL_IN_RDMA1 0x1 > #define DPI1_SEL_IN_RDMA1 (0x1 << 8) > +#define DSI1_SEL_IN_RDMA1 0x1 > #define COLOR1_SEL_IN_OVL1 0x1 > > #define OVL_MOUT_EN_RDMA 0x1 > @@ -170,6 +173,9 @@ static unsigned int mtk_ddp_mout_en(enum mtk_ddp_comp_id cur, > } else if (cur == DDP_COMPONENT_RDMA0 && next == DDP_COMPONENT_DSI3) { > *addr = DISP_REG_CONFIG_DISP_RDMA0_MOUT_EN; > value = RDMA0_MOUT_DSI3; > + } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DSI1) { > + *addr = DISP_REG_CONFIG_DISP_RDMA1_MOUT_EN; > + value = RDMA1_MOUT_DSI1; > } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DPI0) { > *addr = DISP_REG_CONFIG_DISP_RDMA1_MOUT_EN; > value = RDMA1_MOUT_DPI0; > @@ -198,6 +204,9 @@ static unsigned int mtk_ddp_sel_in(enum mtk_ddp_comp_id cur, > } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DPI1) { > *addr = DISP_REG_CONFIG_DPI_SEL_IN; > value = DPI1_SEL_IN_RDMA1; > + } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DSI1) { > + *addr = DISP_REG_CONFIG_DSIO_SEL_IN; Does data sheet use the naming 'DSI0'? You use this register to select DSI1 input. Regards, CK > + value = DSI1_SEL_IN_RDMA1; > } else if (cur == DDP_COMPONENT_OVL1 && next == DDP_COMPONENT_COLOR1) { > *addr = DISP_REG_CONFIG_DISP_COLOR1_SEL_IN; > value = COLOR1_SEL_IN_OVL1;