Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp298248imm; Wed, 13 Jun 2018 00:05:27 -0700 (PDT) X-Google-Smtp-Source: ADUXVKIQ31YvUjAzem8evqqJyymegZ+x8NMDjREpn9G/10UL2DiRomrZy4N1VYeKU5MkWpBz2Dee X-Received: by 2002:a17:902:24e:: with SMTP id 72-v6mr3818911plc.87.1528873527135; Wed, 13 Jun 2018 00:05:27 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1528873527; cv=none; d=google.com; s=arc-20160816; b=Jdz76IllC3caemRMNcmu3Vvzo2u0t494UT7mfud1Op03XKdEBa0AoHYLU9nD74Qqus Qqx3XJnikF3J3tqXXVVa3HPW0TpE78G+nqWZkbQ6PfATP1NwN+StI3hAUiHfvH0T4KwW 6Y/kzEF1hLxa39E87U5LvmtKTKKVVrOTl4U9PPwiiRXsD03AOr1FGrXZMUly0wO05iMx jWyy26S+GXSmK1QjHAMhuv5NC5P5pBFT7ah9uWDo+Q1f7tji93m1aY0Fsc8LKgMBh6+1 9wDF4zDpR9ax3KOvC5OzQT1I4PR+bv4mH4lj9pkmkNvbJ9p1n8nSMyRDChDhCezmPsfm fQfw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:date:cc:to:from:subject:message-id :arc-authentication-results; bh=sS5tfeemj/HDYKLLU6lx19zW6k8Hdw60Sf29O5WzLbY=; b=t47Em5SZFU3pLni1vqRZeczzvwRnnWmpLz0EEbhTg/6ZgT3NdTc+bx11aSaqi97ATo ZghJvtbsillk50z9YZjBtg8hvKbmKDIG0Wz1zbVHDOeCTzKfu8uOzjmkz/mZ2BgZEh7l 7HRUaG1ykmUhdWLflnRGdXZTFT2O4aM6Le7vx298+4gHi2bj+x7EbcrGGHH4u7i2eWGD yL0Vg/xwnElFztg2GCP0v8nTPR5TYIr7q6y/B7ZCfP++53vx+rlpbaHezMZS28QztCSB YQDQCTirIcir1NEfV3XDeRBgigtJeGLLVE/wtkrot2nSvqZyR15WJioR91Y8yDapuaTA vvvQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id z2-v6si1676058pgc.435.2018.06.13.00.05.12; Wed, 13 Jun 2018 00:05:27 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S934226AbeFMHEv (ORCPT + 99 others); Wed, 13 Jun 2018 03:04:51 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:41807 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S933637AbeFMHEt (ORCPT ); Wed, 13 Jun 2018 03:04:49 -0400 X-UUID: 8216039208fd4a25a9da5b05978d8b36-20180613 Received: from mtkexhb01.mediatek.inc [(172.21.101.102)] by mailgw02.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 2041056791; Wed, 13 Jun 2018 15:04:45 +0800 Received: from MTKCAS06.mediatek.inc (172.21.101.30) by mtkmbs03n1.mediatek.inc (172.21.101.181) with Microsoft SMTP Server (TLS) id 15.0.1210.3; Wed, 13 Jun 2018 15:04:43 +0800 Received: from [172.21.77.4] (172.21.77.4) by MTKCAS06.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1210.3 via Frontend Transport; Wed, 13 Jun 2018 15:04:43 +0800 Message-ID: <1528873483.30263.4.camel@mtksdaap41> Subject: Re: [PATCH 17/28] drm/mediatek: add connection from RDMA1 to DSI3 From: CK Hu To: Stu Hsieh CC: Philipp Zabel , David Airlie , Rob Herring , Mark Rutland , Matthias Brugger , , , , , , Date: Wed, 13 Jun 2018 15:04:43 +0800 In-Reply-To: <1528687580-549-18-git-send-email-stu.hsieh@mediatek.com> References: <1528687580-549-1-git-send-email-stu.hsieh@mediatek.com> <1528687580-549-18-git-send-email-stu.hsieh@mediatek.com> Content-Type: text/plain; charset="UTF-8" X-Mailer: Evolution 3.10.4-0ubuntu2 MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi, Stu: On Mon, 2018-06-11 at 11:26 +0800, Stu Hsieh wrote: > This patch add the connection from RDMA1 to DSI3 > > Signed-off-by: Stu Hsieh > --- > drivers/gpu/drm/mediatek/mtk_drm_ddp.c | 8 ++++++++ > 1 file changed, 8 insertions(+) > > diff --git a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c > index c3e647b04ffd..a5cee4b7f908 100644 > --- a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c > +++ b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c > @@ -88,12 +88,14 @@ > #define RDMA0_MOUT_DSI3 0x5 > #define RDMA1_MOUT_DSI1 0x1 > #define RDMA1_MOUT_DSI2 0x4 > +#define RDMA1_MOUT_DSI3 0x5 Usually, each bit of a mout register represent a output enable. Is this value 0x5 a correct value? Regards, CK > #define RDMA1_MOUT_DPI0 0x2 > #define RDMA1_MOUT_DPI1 0x3 > #define DPI0_SEL_IN_RDMA1 0x1 > #define DPI1_SEL_IN_RDMA1 (0x1 << 8) > #define DSI1_SEL_IN_RDMA1 0x1 > #define DSI2_SEL_IN_RDMA1 (0x1 << 16) > +#define DSI3_SEL_IN_RDMA1 (0x1 << 16) > #define COLOR1_SEL_IN_OVL1 0x1 > > #define OVL_MOUT_EN_RDMA 0x1 > @@ -182,6 +184,9 @@ static unsigned int mtk_ddp_mout_en(enum mtk_ddp_comp_id cur, > } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DSI2) { > *addr = DISP_REG_CONFIG_DISP_RDMA1_MOUT_EN; > value = RDMA1_MOUT_DSI2; > + } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DSI3) { > + *addr = DISP_REG_CONFIG_DISP_RDMA1_MOUT_EN; > + value = RDMA1_MOUT_DSI3; > } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DPI0) { > *addr = DISP_REG_CONFIG_DISP_RDMA1_MOUT_EN; > value = RDMA1_MOUT_DPI0; > @@ -216,6 +221,9 @@ static unsigned int mtk_ddp_sel_in(enum mtk_ddp_comp_id cur, > } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DSI2) { > *addr = DISP_REG_CONFIG_DSIE_SEL_IN; > value = DSI2_SEL_IN_RDMA1; > + } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DSI3) { > + *addr = DISP_REG_CONFIG_DSIO_SEL_IN; > + value = DSI3_SEL_IN_RDMA1; > } else if (cur == DDP_COMPONENT_OVL1 && next == DDP_COMPONENT_COLOR1) { > *addr = DISP_REG_CONFIG_DISP_COLOR1_SEL_IN; > value = COLOR1_SEL_IN_OVL1;