Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp305720imm; Wed, 13 Jun 2018 00:14:43 -0700 (PDT) X-Google-Smtp-Source: ADUXVKJrUDdrfped6zQfewPZorhEs+eJ9OzDQmhjJzAyn50aDm3WcDgeyhDp3nV+tTgHv+KpmXXo X-Received: by 2002:a62:cc51:: with SMTP id a78-v6mr3647746pfg.219.1528874083005; Wed, 13 Jun 2018 00:14:43 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1528874082; cv=none; d=google.com; s=arc-20160816; b=p4Cy0QUnxjJfGpBLLq5zfSJ1O2qjU3y7PYz3PKA1y2xD2dnVG3qnU3/tnNRjITeefL od6z2walXtH4LPq7qi68r0/Vm+4+B7cWGF9RvHGRuxl0mSmt3VFlbYOoRzev89Du0xII cscqlEyZ7ldaDzDW0PzUAFZ8RhAFxflV84r+NRZjFK5FegT4DUPPh5po2LpAjXIWS5Eq JOggkGuMj5v28BIJSFT1cP9fxyt+eqSvTy0DEE0YdMd6KT+E47G/5GbJZtnSgp4IItFg +3hfUGxYXwzzCF06cbeUMsh9+O6iwpMvzaRsuAxfhOxedux30uzYU5r+/Wz0YfKiJdV5 bJ4Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:date:cc:to:from:subject:message-id :arc-authentication-results; bh=WkGYkH10ly2xbyajFpDRVkZHXMLC9l04MriXiHAgaC0=; b=kEEtjfeJq1jm546tOliU07yRRy5oY2dpjpyFhCp3AqEAI7p16ZZeWSShvRcPsloqhc SnLTCsbmEh/JU31OhlPwsSSYJKjMOP852QHngmG2EcOo85ITL7nErEmia0w4JUurzdZo +OhW2LsgfRqg8x4tCG5L21Wgq0fOO3FjQnN9CWQYtYlYzqEZr46/4Pp4/NRlc08Dcz// VJgjjpcBiTVjXfyMeBqke4FZkHNfUM92t7oWko3g9IitaByX5e/s7N+//uygjDDBgYdS Jge5dKDKIx581w8s2uzPRd+jlGAg1HIOE/3d7mk8RaQ57xv2ntf8XTU7v9YxEV/fuO3n 0OYQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id b123-v6si1971194pfg.94.2018.06.13.00.14.28; Wed, 13 Jun 2018 00:14:42 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S934372AbeFMHOF (ORCPT + 99 others); Wed, 13 Jun 2018 03:14:05 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:13165 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S933999AbeFMHOD (ORCPT ); Wed, 13 Jun 2018 03:14:03 -0400 X-UUID: 95122e980ca8437d89c3b4b03254dc01-20180613 Received: from mtkcas08.mediatek.inc [(172.21.101.126)] by mailgw02.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1346891821; Wed, 13 Jun 2018 15:14:00 +0800 Received: from MTKCAS06.mediatek.inc (172.21.101.30) by mtkmbs03n1.mediatek.inc (172.21.101.181) with Microsoft SMTP Server (TLS) id 15.0.1210.3; Wed, 13 Jun 2018 15:13:58 +0800 Received: from [172.21.77.4] (172.21.77.4) by MTKCAS06.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1210.3 via Frontend Transport; Wed, 13 Jun 2018 15:13:58 +0800 Message-ID: <1528874037.30263.6.camel@mtksdaap41> Subject: Re: [PATCH 19/28] drm/mediatek: add connection from RDMA2 to DPI1 From: CK Hu To: Stu Hsieh CC: Philipp Zabel , David Airlie , Rob Herring , Mark Rutland , Matthias Brugger , , , , , , Date: Wed, 13 Jun 2018 15:13:57 +0800 In-Reply-To: <1528687580-549-20-git-send-email-stu.hsieh@mediatek.com> References: <1528687580-549-1-git-send-email-stu.hsieh@mediatek.com> <1528687580-549-20-git-send-email-stu.hsieh@mediatek.com> Content-Type: text/plain; charset="UTF-8" X-Mailer: Evolution 3.10.4-0ubuntu2 MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi, Stu: On Mon, 2018-06-11 at 11:26 +0800, Stu Hsieh wrote: > This patch add the connection from RDMA2 to DPI1 > > Signed-off-by: Stu Hsieh > --- > drivers/gpu/drm/mediatek/mtk_drm_ddp.c | 8 ++++++++ > 1 file changed, 8 insertions(+) > > diff --git a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c > index 31a0832ef9ec..2d883815d79c 100644 > --- a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c > +++ b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c > @@ -93,9 +93,11 @@ > #define RDMA1_MOUT_DPI0 0x2 > #define RDMA1_MOUT_DPI1 0x3 > #define RDMA2_MOUT_DPI0 0x2 > +#define RDMA2_MOUT_DPI1 0x3 Usually, each bit of a mout register represent a output enable. Is this value 0x3 a correct value? Regards, CK > #define DPI0_SEL_IN_RDMA1 0x1 > #define DPI0_SEL_IN_RDMA2 0x3 > #define DPI1_SEL_IN_RDMA1 (0x1 << 8) > +#define DPI1_SEL_IN_RDMA2 (0x3 << 8) > #define DSI1_SEL_IN_RDMA1 0x1 > #define DSI2_SEL_IN_RDMA1 (0x1 << 16) > #define DSI3_SEL_IN_RDMA1 (0x1 << 16) > @@ -199,6 +201,9 @@ static unsigned int mtk_ddp_mout_en(enum mtk_ddp_comp_id cur, > } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DPI0) { > *addr = DISP_REG_CONFIG_DISP_RDMA2_SOUT; > value = RDMA2_MOUT_DPI0; > + } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DPI1) { > + *addr = DISP_REG_CONFIG_DISP_RDMA2_SOUT; > + value = RDMA2_MOUT_DPI1; > } else { > value = 0; > } > @@ -233,6 +238,9 @@ static unsigned int mtk_ddp_sel_in(enum mtk_ddp_comp_id cur, > } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DPI0) { > *addr = DISP_REG_CONFIG_DPI_SEL_IN; > value = DPI0_SEL_IN_RDMA2; > + } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DPI1) { > + *addr = DISP_REG_CONFIG_DPI_SEL_IN; > + value = DPI1_SEL_IN_RDMA2; > } else if (cur == DDP_COMPONENT_OVL1 && next == DDP_COMPONENT_COLOR1) { > *addr = DISP_REG_CONFIG_DISP_COLOR1_SEL_IN; > value = COLOR1_SEL_IN_OVL1;