Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp338328imm; Wed, 13 Jun 2018 00:57:34 -0700 (PDT) X-Google-Smtp-Source: ADUXVKJb3Us/j2cNdz6kF6iymIZOsVzF+UShf5RB7XsrQfEekz98qQXFpa5xVbbEyz2TKI/PurXF X-Received: by 2002:a62:9b57:: with SMTP id r84-v6mr3846103pfd.157.1528876654513; Wed, 13 Jun 2018 00:57:34 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1528876654; cv=none; d=google.com; s=arc-20160816; b=0Enpkqs92MUvbkOUZ/U8v4VCH2YyEzQ0h7aSfhf9LhfaHlhPc7pr2zqPfShyMf2que top8zB8FRQSeucbsYLS5bRCLxMH6t6VxgooZn+A26a4n3xuDXqVSNfEay6kQigNLV8ww V+2OfIlgI8uC0yOVUE2ngfyBsJ28TsG5ZkyORDGU63vCyUAOplOO85mhX8Kbv1IGV83q /1KczQlk4VrY/5uJY41v3t8UUM1i0rEFy0b8fQ9gGlnvKZszZ4zOF4ar1Js+rYx2UHr9 +8mRtEFBoYIswmxgunCAKfh2t729GLGEILoKtsJpQUZXKyhgTeLNwZAVaEd/CcyyhBgg aU3Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:content-transfer-encoding :references:in-reply-to:date:cc:to:from:subject:message-id :arc-authentication-results; bh=TmRNj31VLPZ9knKADIo7gRIzPBZsJSb5hxbTHcnkqXI=; b=D7v21hRWUTw9zqgPziqSU+/sgLBqu4AV+NaAFVbReV/VV3dyG/BzYg8uZW+WUFc/Uj /P7XquT8N3spTBB14bGOiE8sp+dae8cR7MEiNFNb/PuabkKfaZQaAn4gUe2Gnm0zIvss E2gsAt40D82qujz1rlR9TWXkxsfu69gaabmdoNBEeoZx0c5+v9Thrn5rPajqUCehg311 vjBThPdO/e2j+sPa7QiCX6D36Xcjqzb8IdU7uogT1WvChbpG9yxPl1Ml1l7F6o5LLcjR pyJgn01rkRw1gJMVo6wJQeH2alcBlKL+t5Z8B4X3G/JkCT3OsrPq4AFk4Rp90ycF6+QG sn0A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id v28-v6si1793669pgc.531.2018.06.13.00.57.19; Wed, 13 Jun 2018 00:57:34 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1754517AbeFMH40 (ORCPT + 99 others); Wed, 13 Jun 2018 03:56:26 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:24047 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S934124AbeFMH4Z (ORCPT ); Wed, 13 Jun 2018 03:56:25 -0400 X-UUID: dd5e41dd33a84596a40c37ae71fab719-20180613 Received: from mtkcas09.mediatek.inc [(172.21.101.178)] by mailgw02.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1179570235; Wed, 13 Jun 2018 15:56:22 +0800 Received: from MTKCAS06.mediatek.inc (172.21.101.30) by mtkmbs01n1.mediatek.inc (172.21.101.68) with Microsoft SMTP Server (TLS) id 15.0.1210.3; Wed, 13 Jun 2018 15:56:14 +0800 Received: from [172.21.84.99] (172.21.84.99) by MTKCAS06.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1210.3 via Frontend Transport; Wed, 13 Jun 2018 15:56:14 +0800 Message-ID: <1528876574.11190.32.camel@mtksdccf07> Subject: Re: [PATCH 14/28] drm/mediatek: add connection from RDMA1 to DPI1 From: Stu Hsieh To: CK Hu CC: Philipp Zabel , David Airlie , Rob Herring , Mark Rutland , Matthias Brugger , , , , , , Date: Wed, 13 Jun 2018 15:56:14 +0800 In-Reply-To: <1528870410.15127.11.camel@mtksdaap41> References: <1528687580-549-1-git-send-email-stu.hsieh@mediatek.com> <1528687580-549-15-git-send-email-stu.hsieh@mediatek.com> <1528870410.15127.11.camel@mtksdaap41> Content-Type: text/plain; charset="UTF-8" X-Mailer: Evolution 3.2.3-0ubuntu6 Content-Transfer-Encoding: 7bit MIME-Version: 1.0 X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi, CK: On Wed, 2018-06-13 at 14:13 +0800, CK Hu wrote: > Hi, Stu: > > On Mon, 2018-06-11 at 11:26 +0800, Stu Hsieh wrote: > > This patch add the connection from RDMA1 to DPI1 > > > > Signed-off-by: Stu Hsieh > > --- > > drivers/gpu/drm/mediatek/mtk_drm_ddp.c | 8 ++++++++ > > 1 file changed, 8 insertions(+) > > > > diff --git a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c > > index fed1b5704355..4abd5dabeccf 100644 > > --- a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c > > +++ b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c > > @@ -85,7 +85,9 @@ > > #define RDMA0_MOUT_DSI2 0x4 > > #define RDMA0_MOUT_DSI3 0x5 > > #define RDMA1_MOUT_DPI0 0x2 > > +#define RDMA1_MOUT_DPI1 0x3 > > Usually, each bit of a mout register represent a output enable. Is this > value 0x3 a correct value? > > Regards, > CK > In HW CONFIG SPEC show as following Bit(s) Name Description 2:0 DISP_PATH1_SOUT_SEL_IN 0 : Output to DSI0 1: Ooutput to DSI1 2: Ooutput to DPI 3: Ooutput to DPI1 4: Ooutput to DSI2 5: Ooutput to DSI3 6 : reserved 7: Ooutput to DISP_UFOE So, 0x3 is correct value Regard, Stu > > #define DPI0_SEL_IN_RDMA1 0x1 > > +#define DPI1_SEL_IN_RDMA1 (0x1 << 8) > > #define COLOR1_SEL_IN_OVL1 0x1 > > > > #define OVL_MOUT_EN_RDMA 0x1 > > @@ -171,6 +173,9 @@ static unsigned int mtk_ddp_mout_en(enum mtk_ddp_comp_id cur, > > } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DPI0) { > > *addr = DISP_REG_CONFIG_DISP_RDMA1_MOUT_EN; > > value = RDMA1_MOUT_DPI0; > > + } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DPI1) { > > + *addr = DISP_REG_CONFIG_DISP_RDMA1_MOUT_EN; > > + value = RDMA1_MOUT_DPI1; > > } else { > > value = 0; > > } > > @@ -190,6 +195,9 @@ static unsigned int mtk_ddp_sel_in(enum mtk_ddp_comp_id cur, > > } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DPI0) { > > *addr = DISP_REG_CONFIG_DPI_SEL_IN; > > value = DPI0_SEL_IN_RDMA1; > > + } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DPI1) { > > + *addr = DISP_REG_CONFIG_DPI_SEL_IN; > > + value = DPI1_SEL_IN_RDMA1; > > } else if (cur == DDP_COMPONENT_OVL1 && next == DDP_COMPONENT_COLOR1) { > > *addr = DISP_REG_CONFIG_DISP_COLOR1_SEL_IN; > > value = COLOR1_SEL_IN_OVL1; > >