Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp1634684imm; Thu, 14 Jun 2018 01:02:27 -0700 (PDT) X-Google-Smtp-Source: ADUXVKJAr5hqOFzZda9Fql51qOGWXD54BWXVlj0WvX2jYwrBLrPGzjd250BJ+dDj+zF4T8uqXKdg X-Received: by 2002:a62:449b:: with SMTP id m27-v6mr8459781pfi.130.1528963347879; Thu, 14 Jun 2018 01:02:27 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1528963347; cv=none; d=google.com; s=arc-20160816; b=sPaGfrE+0YF2QFnBAOEyvi83lM9/HUa3yfjjWSnqwHW/ejS2UvOMEmNLKwtpfOXO7X 21jz5xk3g8c8J0HgA7vy8LAtuR93GXLnW25CNePZJYbz1JmUhaiCofcVhyvTy0Z2irA1 zIzEPeWJVOzz3Mgg9rLtYr12Gc1xiV5rB15DLqY0yoK885Kdv7av/9d3cPrnm1RRVXrP 40+Dz+Zr6JVKqM/ajq6EjHox0yKCTegJA6iaGvbjSbAigL2X+DgeBLD1f79qbMHa9Gsf Woax8BXi9O8oDSBCUm57VrJ6RMabOYx19ciBez2jvKLfVHR/4i4WXXURFAD/dovnAgAK 0IiQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-language :content-transfer-encoding:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject:arc-authentication-results; bh=ivyOCueq15ofiAM6xWKz8hfEBw4UWon3wAvQe888moQ=; b=sil59ZedFPmZtc/G6O2MzSIS5Bx+pjICgkZoAsAH2V5mOnIfZcVvF8OYBFsR6Dyju7 Dm4z/SQ79kLL6Xnn9OwZDe57JD0ANNnY4vmAS+VYjGxmugNppTKlj4DmpFSZ1viZTjGt +V7NN5/trkPpEU6BHAyU1j1lanrkmzgQanvnm8jpRqwR1BJHyRBFTpl7kbXgjUzgwlRK n7OkkoB5btk2yn1MYKbXsIGL0IwqGcWBnN7zWP3mAjRyjhgkk5dbTJtTqDQXLegQjCMf m61bGryMEqb4kL05BbxMhvvEVhytsEDR15Cl2o5+Do97DZWp9d/VzHSOTvR/YH9FI0ZL Lkvw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id e1-v6si5154635plk.397.2018.06.14.01.02.13; Thu, 14 Jun 2018 01:02:27 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1754626AbeFNIBj (ORCPT + 99 others); Thu, 14 Jun 2018 04:01:39 -0400 Received: from mga05.intel.com ([192.55.52.43]:41583 "EHLO mga05.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1752759AbeFNIBh (ORCPT ); Thu, 14 Jun 2018 04:01:37 -0400 X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga002.jf.intel.com ([10.7.209.21]) by fmsmga105.fm.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 14 Jun 2018 01:01:36 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.51,222,1526367600"; d="scan'208";a="66903627" Received: from huama-mobl.gar.corp.intel.com (HELO [10.226.38.37]) ([10.226.38.37]) by orsmga002.jf.intel.com with ESMTP; 14 Jun 2018 01:01:33 -0700 Subject: Re: [PATCH 3/7] MIPS: intel: Add initial support for Intel MIPS SoCs To: Rob Herring , Songjun Wu Cc: yixin.zhu@linux.intel.com, chuanhua.lei@linux.intel.com, linux-mips@linux-mips.org, qi-ming.wu@intel.com, linux-clk@vger.kernel.org, linux-serial@vger.kernel.org, devicetree@vger.kernel.org, James Hogan , linux-kernel@vger.kernel.org, Ralf Baechle , Mark Rutland References: <20180612054034.4969-1-songjun.wu@linux.intel.com> <20180612054034.4969-4-songjun.wu@linux.intel.com> <20180612223153.GB2197@rob-hp-laptop> From: Hua Ma Message-ID: <821a2d72-da13-4dbe-4413-edc25f01e9fb@linux.intel.com> Date: Thu, 14 Jun 2018 16:01:31 +0800 User-Agent: Mozilla/5.0 (Windows NT 6.3; WOW64; rv:52.0) Gecko/20100101 Thunderbird/52.7.0 MIME-Version: 1.0 In-Reply-To: <20180612223153.GB2197@rob-hp-laptop> Content-Type: text/plain; charset=utf-8; format=flowed Content-Transfer-Encoding: 7bit Content-Language: en-US Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 6/13/2018 6:31 AM, Rob Herring wrote: > On Tue, Jun 12, 2018 at 01:40:30PM +0800, Songjun Wu wrote: >> From: Hua Ma >> >> Add initial support for Intel MIPS interAptiv SoCs made by Intel. >> This series will add support for the GRX500 family. >> >> The series allows booting a minimal system using a initramfs. >> >> Signed-off-by: Hua ma >> Signed-off-by: Songjun Wu >> --- >> >> arch/mips/Kbuild.platforms | 1 + >> arch/mips/Kconfig | 36 ++++ >> arch/mips/boot/dts/Makefile | 1 + >> arch/mips/boot/dts/intel-mips/Makefile | 3 + >> arch/mips/boot/dts/intel-mips/easy350_anywan.dts | 20 +++ >> arch/mips/boot/dts/intel-mips/xrx500.dtsi | 196 +++++++++++++++++++++ > Please split dts files to separate patch. Thanks, it will be split into separate patches: one for dts, one for mips codes and one for the document. >> diff --git a/arch/mips/boot/dts/intel-mips/easy350_anywan.dts b/arch/mips/boot/dts/intel-mips/easy350_anywan.dts >> new file mode 100644 >> index 000000000000..40177f6cee1e >> --- /dev/null >> +++ b/arch/mips/boot/dts/intel-mips/easy350_anywan.dts >> @@ -0,0 +1,20 @@ >> +// SPDX-License-Identifier: GPL-2.0 >> +/dts-v1/; >> + >> +#include >> +#include >> + >> +#include "xrx500.dtsi" >> + >> +/ { >> + model = "EASY350 ANYWAN (GRX350) Main model"; > A board should have a board specific compatible, too. The board compatible will be added. > >> + chosen { >> + bootargs = "earlycon=lantiq,0x16600000 clk_ignore_unused"; >> + stdout-path = "serial0"; >> + }; >> + >> + memory@0 { > memory@20000000 The memory address will be changed to @20000000. > >> + device_type = "memory"; >> + reg = <0x20000000 0x0e000000>; >> + }; >> +}; >> diff --git a/arch/mips/boot/dts/intel-mips/xrx500.dtsi b/arch/mips/boot/dts/intel-mips/xrx500.dtsi >> new file mode 100644 >> index 000000000000..04a068d6d96b >> --- /dev/null >> +++ b/arch/mips/boot/dts/intel-mips/xrx500.dtsi >> @@ -0,0 +1,196 @@ >> +// SPDX-License-Identifier: GPL-2.0 >> + >> +/ { >> + #address-cells = <1>; >> + #size-cells = <1>; >> + compatible = "intel,xrx500"; > This needs to be documented. The compatible will be updated in the document.