Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp3693194imm; Mon, 18 Jun 2018 02:25:22 -0700 (PDT) X-Google-Smtp-Source: ADUXVKKdatGvE44rf5JL/kRtOTYOp5eO/h/+6ySSdlWFLUYnlqM2nN+WP5lX6JRg7Zl07hBfEPOP X-Received: by 2002:a17:902:7791:: with SMTP id o17-v6mr13168503pll.130.1529313922091; Mon, 18 Jun 2018 02:25:22 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1529313922; cv=none; d=google.com; s=arc-20160816; b=bww/8HDL6Su0GeqsPFT3ptUb4w1kzhHH+ZnHYmVC7XaiX82qtO6pfVP6e6PWj3mQVs aiAAQ30l0wDNhKdk/i9NIgS2aodXJv9+i1KwoPGuQNfFNQ9WyMp1WWtTxbF5/o5bS67e /Tc/IsmZ/fb67Zin9MskW08k+AJru+5kzknhcfbc7xkipvs69dPJXf9dxXnrk80s3ULm NbpDfS4keO82TrAfoS8Y82ev4TlCzT3XgtnHy3qSew0lvlxSsZRsckhadihy3csCD5hr l2zhqwQDCgGXfDx9IM+ID6x/qBKlBjlZXLRboCSghV+17TIVu950vzah0++LzP95NZRB 6gSw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from :arc-authentication-results; bh=f8raiTHUp7TmUogVXL+nlbeh82K2sw/QBzGMVku7fjw=; b=jVBOdSOn4QcGrEF5t0omKrYxAve+E8JAISFzW73xRIV8olASnpPpMLZ6uKqPSpaty+ mW4dlREjmkr5wp9YWmWr4Ngst7ZmHXmnY+d1msfaLJoYQ0qwR5q1KtbMKKd2LKYX2cD8 Jziukp4ZMv9j13KNFzwno2if7oOZx9bnTAf1Li1NuEzljWbOTePMXgmJk/jeVI6xRxIO HsrWzjUdJ3I1S87FxAmM2GyE3U14sOntZLg5+7HuGUAXfABvmOLK8bSCC+xzDPZAidMn LAizIXPr0n7Kbhfh4hxgYDU9I1PbIeDbdqJkGDSF29T4hmWe5apuwX+p48LQiZqaU78i f/Ug== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id a29-v6si11773993pgn.423.2018.06.18.02.25.08; Mon, 18 Jun 2018 02:25:22 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S966286AbeFRI0y (ORCPT + 99 others); Mon, 18 Jun 2018 04:26:54 -0400 Received: from mail.linuxfoundation.org ([140.211.169.12]:57466 "EHLO mail.linuxfoundation.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S965820AbeFRI0v (ORCPT ); Mon, 18 Jun 2018 04:26:51 -0400 Received: from localhost (LFbn-1-12247-202.w90-92.abo.wanadoo.fr [90.92.61.202]) by mail.linuxfoundation.org (Postfix) with ESMTPSA id EE095C5C; Mon, 18 Jun 2018 08:26:50 +0000 (UTC) From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, David Gilhooley , Will Deacon , Sasha Levin Subject: [PATCH 4.16 207/279] arm64: Add MIDR encoding for NVIDIA CPUs Date: Mon, 18 Jun 2018 10:13:12 +0200 Message-Id: <20180618080617.454938051@linuxfoundation.org> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20180618080608.851973560@linuxfoundation.org> References: <20180618080608.851973560@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.16-stable review patch. If anyone has any objections, please let me know. ------------------ From: David Gilhooley [ Upstream commit 1b06bd8dd95f7a19ab33fdf0f477c94950822ab3 ] This patch adds the MIDR encodings for NVIDIA as well as the Denver and Carmel CPUs used in Tegra SoCs. Signed-off-by: David Gilhooley Signed-off-by: Will Deacon Signed-off-by: Sasha Levin Signed-off-by: Greg Kroah-Hartman --- arch/arm64/include/asm/cputype.h | 6 ++++++ 1 file changed, 6 insertions(+) --- a/arch/arm64/include/asm/cputype.h +++ b/arch/arm64/include/asm/cputype.h @@ -75,6 +75,7 @@ #define ARM_CPU_IMP_CAVIUM 0x43 #define ARM_CPU_IMP_BRCM 0x42 #define ARM_CPU_IMP_QCOM 0x51 +#define ARM_CPU_IMP_NVIDIA 0x4E #define ARM_CPU_PART_AEM_V8 0xD0F #define ARM_CPU_PART_FOUNDATION 0xD00 @@ -98,6 +99,9 @@ #define QCOM_CPU_PART_FALKOR 0xC00 #define QCOM_CPU_PART_KRYO 0x200 +#define NVIDIA_CPU_PART_DENVER 0x003 +#define NVIDIA_CPU_PART_CARMEL 0x004 + #define MIDR_CORTEX_A53 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A53) #define MIDR_CORTEX_A57 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A57) #define MIDR_CORTEX_A72 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A72) @@ -112,6 +116,8 @@ #define MIDR_QCOM_FALKOR_V1 MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_FALKOR_V1) #define MIDR_QCOM_FALKOR MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_FALKOR) #define MIDR_QCOM_KRYO MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO) +#define MIDR_NVIDIA_DENVER MIDR_CPU_MODEL(ARM_CPU_IMP_NVIDIA, NVIDIA_CPU_PART_DENVER) +#define MIDR_NVIDIA_CARMEL MIDR_CPU_MODEL(ARM_CPU_IMP_NVIDIA, NVIDIA_CPU_PART_CARMEL) #ifndef __ASSEMBLY__