Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp4854862imm; Tue, 19 Jun 2018 00:37:39 -0700 (PDT) X-Google-Smtp-Source: ADUXVKLb/9YqfE+RmalV6yY0bsKUaKoxZ/ElKiOI41oJdLGSFCcMADk3GBnuTPTdQh9mlzaOl74w X-Received: by 2002:a17:902:321:: with SMTP id 30-v6mr17962758pld.122.1529393859870; Tue, 19 Jun 2018 00:37:39 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1529393859; cv=none; d=google.com; s=arc-20160816; b=MwkLfbXzDPT2auY2veWcD18D7ZQbt60pJBPa3kuh+v+ZlSRcAPHQWYmMG3Ex3+jtR9 HUqDxrA/FmpdXyVZOIxB2KOFRrFkBwPDYiuzbIspLSWr3t/nVK6q8Zf2g/lnmeKwRcEv ZCx99UaovOE8qaUhAb0MKc93Y7sksQVttRmjDIMqx2Yh/3BxkAcYSns9kJlsw/Qh2yh2 THdi/Fz3Pe1k7N5ftVn1xvJTNQt+7MGbtsxRjuFXz/5XvThOI2zNsDo+tPjYeOzgwQOL pJWkjcPrtkziUwzijI5VOXwHGWf15iv7ZGA4BYFgOX/3lRl5aIJNKOtrR5qwrDsBtm/p IFFQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=jbygzJ0MFsEkO/SUWLqQqEkehJDzvhnctXVrjsbm1fc=; b=kir9Ocj1yLgUa4G34fX9NPYONl9DuwYF+Y0YqkCHX2eX6HHhO1NZ0nGQGLPsx1+NP7 duqAI5LnOXhoRdOpIzt++JoDWo5AOpHmcG0ri+Sa1Tu3Dx+TOs6fS1gXLOpkcDSiSVqn 7mBicPFrfaV01R8fHHdO1zgQeQhSg7CFUuBrEi40eu0SNZhibA0M9S35+GU92kDDnwYb RQ9boC8fSLyWQn7jAKdfWaa+HtR90TINsA0Cl1fcxyW2qPptBXMI9zbE3DN45qQUNY0w 0IUu3ybBb4zb4DbINVVJV6TaOSjHkL4STiJNgh5n7MZsZ1o7uMD60/Jc7MGRu+ZRN7fU il9A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id e11-v6si19347600pln.161.2018.06.19.00.37.25; Tue, 19 Jun 2018 00:37:39 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S965960AbeFSHgJ (ORCPT + 99 others); Tue, 19 Jun 2018 03:36:09 -0400 Received: from mailgw01.mediatek.com ([210.61.82.183]:54016 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S965698AbeFSHfL (ORCPT ); Tue, 19 Jun 2018 03:35:11 -0400 X-UUID: 50bfc2a3669a4f3ca7da9959193600fe-20180619 Received: from mtkcas08.mediatek.inc [(172.21.101.126)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1152937855; Tue, 19 Jun 2018 15:35:07 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs03n2.mediatek.inc (172.21.101.182) with Microsoft SMTP Server (TLS) id 15.0.1210.3; Tue, 19 Jun 2018 15:35:02 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1210.3 via Frontend Transport; Tue, 19 Jun 2018 15:35:02 +0800 From: Stu Hsieh To: CK Hu , Philipp Zabel CC: David Airlie , Rob Herring , "Mark Rutland" , Matthias Brugger , , , , , , , "Stu Hsieh" Subject: [PATCH v6 23/29] drm/mediatek: add connection from RDMA2 to DSI2 Date: Tue, 19 Jun 2018 15:34:24 +0800 Message-ID: <1529393670-26862-24-git-send-email-stu.hsieh@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1529393670-26862-1-git-send-email-stu.hsieh@mediatek.com> References: <1529393670-26862-1-git-send-email-stu.hsieh@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch add the connection from RDMA2 to DSI2 Signed-off-by: Stu Hsieh --- drivers/gpu/drm/mediatek/mtk_drm_ddp.c | 8 ++++++++ 1 file changed, 8 insertions(+) diff --git a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c index db78fad785e3..e5db1ab51c9b 100644 --- a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c +++ b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c @@ -95,6 +95,7 @@ #define RDMA2_SOUT_DPI0 0x2 #define RDMA2_SOUT_DPI1 0x3 #define RDMA2_SOUT_DSI1 0x1 +#define RDMA2_SOUT_DSI2 0x4 #define DPI0_SEL_IN_RDMA1 0x1 #define DPI0_SEL_IN_RDMA2 0x3 #define DPI1_SEL_IN_RDMA1 (0x1 << 8) @@ -102,6 +103,7 @@ #define DSI1_SEL_IN_RDMA1 0x1 #define DSI1_SEL_IN_RDMA2 0x4 #define DSI2_SEL_IN_RDMA1 (0x1 << 16) +#define DSI2_SEL_IN_RDMA2 (0x4 << 16) #define DSI3_SEL_IN_RDMA1 (0x1 << 16) #define COLOR1_SEL_IN_OVL1 0x1 @@ -209,6 +211,9 @@ static unsigned int mtk_ddp_mout_en(enum mtk_ddp_comp_id cur, } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI1) { *addr = DISP_REG_CONFIG_DISP_RDMA2_SOUT; value = RDMA2_SOUT_DSI1; + } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI2) { + *addr = DISP_REG_CONFIG_DISP_RDMA2_SOUT; + value = RDMA2_SOUT_DSI2; } else { value = 0; } @@ -249,6 +254,9 @@ static unsigned int mtk_ddp_sel_in(enum mtk_ddp_comp_id cur, } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI1) { *addr = DISP_REG_CONFIG_DSIE_SEL_IN; value = DSI1_SEL_IN_RDMA2; + } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI2) { + *addr = DISP_REG_CONFIG_DSIE_SEL_IN; + value = DSI2_SEL_IN_RDMA2; } else if (cur == DDP_COMPONENT_OVL1 && next == DDP_COMPONENT_COLOR1) { *addr = DISP_REG_CONFIG_DISP_COLOR1_SEL_IN; value = COLOR1_SEL_IN_OVL1; -- 2.12.5