Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp4855932imm; Tue, 19 Jun 2018 00:39:05 -0700 (PDT) X-Google-Smtp-Source: ADUXVKK+xms1lohvNhlNeCHdoKQKesJay8TieUDXetDzlQEtJyr1T3KzzFRXmaAvv+gdtu8l3Sm5 X-Received: by 2002:a62:8b9b:: with SMTP id e27-v6mr16940901pfl.82.1529393945244; Tue, 19 Jun 2018 00:39:05 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1529393945; cv=none; d=google.com; s=arc-20160816; b=ujYp8vv+kYKYg82AOIbj8e5tUJdzY5v17BlHA4h6urd4v9vPLi6ODKsDhEJrPpPcvp alxU9KysC8SBHuD5XRLlfzrdKDfMJjtTMp09kr6A7EQnnDyySDxHayCyQpBYYCyd/dKg ZlhLIS/JmnWxZcPh0c69Cdr37q4lWdX68lt9QMO9I0VEd1EqXPv+v8NS6nmEySILb0ys ngmm0A6JMz2lg2dDnfq5iOMUUG0cachjNMxzhLn9E4SBKUSnuz8KZEgjxra29wzbT/Aw d4qeWkPcQ+gU5CtwLR/lt4S5dDLoUm5SyIe6VMCOHPuP9LyFztnhOQHVO8aW4vxlwyMx ZwkQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=GxG9UdkQt8XZXSHQqvyUdwaZM88HoVOiLe3pSwzw4T4=; b=q8cnrmTR0mR2oHfjObPf0x8aHd1h+HFqU1XnyiUgjuXxYcP76e3d0X1Xlzv7gwpoe9 sBKYPe/6Cn3IA6rBflZfZqgsgi66+Vxaye9owA58YOrAbl0WrYHS7qjH4oOUDo77ZNn4 5QEXw0XcIwvtJvV1+tZ20cNWi6vAAGwVWmhRxiPtNMfKzE9JJCdEBLZ8EAjorUcZAw1S xI1ws4lYjofebXTGWmDsRUybzubTrnQkzI9p18PshyZBCHJUQpXrjtgc6ZkB7067uA0a 8DTusKSK3VL+DZcnAhmbRGLmN6C7xnOaCmCQuditSMzh2sXbz9rI0eNXlMsCfpNgaUN5 1MlA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id u1-v6si17387626plj.386.2018.06.19.00.38.51; Tue, 19 Jun 2018 00:39:05 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S966044AbeFSHhK (ORCPT + 99 others); Tue, 19 Jun 2018 03:37:10 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:36207 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S965631AbeFSHfH (ORCPT ); Tue, 19 Jun 2018 03:35:07 -0400 X-UUID: 365e91f0effb4f6c93731f8489688af4-20180619 Received: from mtkcas07.mediatek.inc [(172.21.101.84)] by mailgw02.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 455561536; Tue, 19 Jun 2018 15:35:04 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs01n1.mediatek.inc (172.21.101.68) with Microsoft SMTP Server (TLS) id 15.0.1210.3; Tue, 19 Jun 2018 15:35:02 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1210.3 via Frontend Transport; Tue, 19 Jun 2018 15:35:02 +0800 From: Stu Hsieh To: CK Hu , Philipp Zabel CC: David Airlie , Rob Herring , Mark Rutland , Matthias Brugger , , , , , , , Stu Hsieh Subject: [PATCH v6 24/29] drm/mediatek: add connection from RDMA2 to DSI3 Date: Tue, 19 Jun 2018 15:34:25 +0800 Message-ID: <1529393670-26862-25-git-send-email-stu.hsieh@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1529393670-26862-1-git-send-email-stu.hsieh@mediatek.com> References: <1529393670-26862-1-git-send-email-stu.hsieh@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch add the connection from RDMA2 to DSI3 Signed-off-by: Stu Hsieh --- drivers/gpu/drm/mediatek/mtk_drm_ddp.c | 8 ++++++++ 1 file changed, 8 insertions(+) diff --git a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c index e5db1ab51c9b..0a1b967cab1b 100644 --- a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c +++ b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c @@ -96,6 +96,7 @@ #define RDMA2_SOUT_DPI1 0x3 #define RDMA2_SOUT_DSI1 0x1 #define RDMA2_SOUT_DSI2 0x4 +#define RDMA2_SOUT_DSI3 0x5 #define DPI0_SEL_IN_RDMA1 0x1 #define DPI0_SEL_IN_RDMA2 0x3 #define DPI1_SEL_IN_RDMA1 (0x1 << 8) @@ -105,6 +106,7 @@ #define DSI2_SEL_IN_RDMA1 (0x1 << 16) #define DSI2_SEL_IN_RDMA2 (0x4 << 16) #define DSI3_SEL_IN_RDMA1 (0x1 << 16) +#define DSI3_SEL_IN_RDMA2 (0x4 << 16) #define COLOR1_SEL_IN_OVL1 0x1 #define OVL_MOUT_EN_RDMA 0x1 @@ -214,6 +216,9 @@ static unsigned int mtk_ddp_mout_en(enum mtk_ddp_comp_id cur, } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI2) { *addr = DISP_REG_CONFIG_DISP_RDMA2_SOUT; value = RDMA2_SOUT_DSI2; + } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI3) { + *addr = DISP_REG_CONFIG_DISP_RDMA2_SOUT; + value = RDMA2_SOUT_DSI3; } else { value = 0; } @@ -257,6 +262,9 @@ static unsigned int mtk_ddp_sel_in(enum mtk_ddp_comp_id cur, } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI2) { *addr = DISP_REG_CONFIG_DSIE_SEL_IN; value = DSI2_SEL_IN_RDMA2; + } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI3) { + *addr = DISP_REG_CONFIG_DSIE_SEL_IN; + value = DSI3_SEL_IN_RDMA2; } else if (cur == DDP_COMPONENT_OVL1 && next == DDP_COMPONENT_COLOR1) { *addr = DISP_REG_CONFIG_DISP_COLOR1_SEL_IN; value = COLOR1_SEL_IN_OVL1; -- 2.12.5